Visible to Intel only — GUID: hea1553078354256
Ixiasoft
1. About the Video and Image Processing Suite
2. Avalon Streaming Video
3. Clocked Video
4. VIP Run-Time Control
5. Getting Started
6. VIP Connectivity Interfacing
7. Clocked Video Interface IPs
8. 2D FIR II IP Core
9. Mixer II IP Core
10. Clipper II IP Core
11. Color Plane Sequencer II IP Core
12. Color Space Converter II IP Core
13. Chroma Resampler II IP Core
14. Control Synchronizer IP Core
15. Deinterlacer II IP Core
16. Frame Buffer II IP Core
17. Gamma Corrector II IP Core
18. Configurable Guard Bands IP Core
19. Interlacer II IP Core
20. Scaler II IP Core
21. Switch II IP Core
22. Test Pattern Generator II IP Core
23. Trace System IP Core
24. Warp Lite Intel FPGA IP
25. Avalon-ST Video Stream Cleaner IP Core
26. Avalon-ST Video Monitor IP Core
27. VIP IP Core Software Control
28. Security Considerations
29. Video and Image Processing Suite User Guide Archives
30. Document Revision History for the Video and Image Processing Suite User Guide
A. Avalon-ST Video Verification IP Suite
7.1. Supported Features for Clocked Video Output II IP
7.2. Control Port
7.3. Clocked Video Input IP Format Detection
7.4. Clocked Video Output IP Video Modes
7.5. Clocked Video Output II Latency Mode
7.6. Generator Lock
7.7. Underflow and Overflow
7.8. Timing Constraints
7.9. Handling Ancillary Packets
7.10. Modules for Clocked Video Input II IP Core
7.11. Clocked Video Input II Signals, Parameters, and Registers
7.12. Clocked Video Output II Signals, Parameters, and Registers
15.1. Deinterlacing Algorithm Options
15.2. Deinterlacing Algorithms
15.3. Run-time Control
15.4. Pass-Through Mode for Progressive Frames
15.5. Cadence Detection (Motion Adaptive Deinterlacing Only)
15.6. Avalon-MM Interface to Memory
15.7. Motion Adaptive Mode Bandwidth Requirements
15.8. Avalon-ST Video Support
15.9. 4K Video Passthrough Support
15.10. Behavior When Unexpected Fields are Received
15.11. Handling of Avalon-ST Video Control Packets
15.12. Deinterlacer II Parameter Settings
15.13. Deinterlacing Control Registers
A.3.1. c_av_st_video_control
A.3.2. c_av_st_video_data
A.3.3. c_av_st_video_file_io
A.3.4. c_av_st_video_item
A.3.5. c_av_st_video_source_sink_base
A.3.6. c_av_st_video_sink_bfm_’SINK
A.3.7. c_av_st_video_source_bfm_’SOURCE
A.3.8. c_av_st_video_user_packet
A.3.9. c_pixel
A.3.10. av_mm_transaction
A.3.11. av_mm_master_bfm_`MASTER_NAME
A.3.12. av_mm_slave_bfm_`SLAVE_NAME
A.3.13. av_mm_control_register
A.3.14. av_mm_control_base
Visible to Intel only — GUID: hea1553078354256
Ixiasoft
6.1.5.2. 12G-SDI with Clocked Video Output II
The mapping and reordering of the pixels for clocked video outputs are the reverse of the clocked video inputs.
Parameters | Support 6G and 12G-SDI Off | Support 6G and 12G-SDI On |
---|---|---|
SDI Resampler | Not available | Present |
Pixels in parallel | 1 | 4 |
Standard width range | 1–16 | 3 |
Multi-rate Mode | 3G-SDI, HD-SDI, SD-SDI | 12G-SDI, 6G-SDI, 3G-SDI, HD-SDI, SD-SDI |
Square Division Quad format | Not supported | Not supported |
2 Sample-interleave (2SI) format | Not supported | Supported |
12G-SDI with 8 streams interleaved | Not supported | Supported |
12G-SDI with 16 streams interleaved | Not supported | Not supported |
6G-SDI with 4 streams interleaved | Not supported | Not supported |
6G-SDI with 8 streams interleaved | Not supported | Supported |
3G-SDI Level A | Supported | Supported |
3G-SDI Level B | Not supported | Not supported |
HD-SDI | Supported | Supported |
SD-SDI | Supported | Supported |
4:4:4 | Not supported | Not supported |
4:2:2 | Supported | Supported |
4:2:0 | Not supported | Not supported |
Minimum active frame size | 32x32 | Fixed resolution: 32x32
Note: For switching resolutions, if the frame is smaller than the combined capacity of the CVO IP core’s FIFOs and pipelines, the behavior is undetermined. Use the set of standard resolutions defined in the CTA-861-G specifications.
|
Active width supported | Modulo 1 |
|
Active height supported | Modulo 1 |
|
Dynamic control over Go bit | Supported | Cannot be disabled once enabled. |
Low latency mode | Supported | Not supported |
Note: In simulation, you can create artificial short bursts of just a few frames before switching either video standard or video resolution, or both. If two back-to-back switches occur very rapidly e.g. switching from A-to-B-to-C or A-to-B-to-A, the clocked video output’s behavior is nondeterministic.