Altera PLL IP Core Parameters - General Tab
Parameter | Legal Value | Description |
---|---|---|
Device Speed Grade | Stratix® V: 1–4, Arria® V: 3–6, Cyclone® V: 6–8 | Specifies the speed grade for a device. The lower the number, the faster the speed grade. |
PLL Mode | Integer-N PLL or Fractional-N PLL | Specifies the mode used for the Altera PLL IP core. The default mode is Integer-N PLL. |
Reference Clock Frequency | — | Specifies the input frequency for the input clock, refclk, in MHz. The default value is 100.0 MHz. The minimum and maximum value is dependent on the selected device. The PLL reads only the numerals in the first six decimal places. |
Operation Mode | direct, external feedback, normal, source synchronous, zero delay buffer, or lvds | Specifies the operation of the PLL. The default operation is direct mode.
|
Enable locked output port | Turn on or Turn off | Turn on to enable the locked port. |
Enable physical output clock parameters | Turn on or Turn off | Turn on to enter physical PLL counter parameters instead of specifying a desired output clock frequency. |
Number of Clocks | Stratix® V and Arria® V: 1–18, Cyclone® V: 1–9 | Specifies the number of output clocks required for each device in the PLL design. The requested settings for output frequency, phase shift, and duty cycle are shown based on the number of clocks selected. |
Desired Frequency 1 | — | Specifies the output clock frequency of the corresponding output clock port, outclk[], in MHz. The default value is 100.0 MHz. The minimum and maximum values depend on the device used. The PLL only reads the numerals in the first six decimal places. |
Actual Frequency | — | Specifies the actual value for the output clock frequency. |
Phase Shift units | ps or degrees | Specifies the phase shift unit for the corresponding output clock port, outclk[], in picoseconds (ps) or degrees. |
Phase Shift | — | Specifies the requested value for the phase shift. The default value is 0 ps. |
Actual Phase Shift | — | Specifies the actual value for the phase shift. |
Duty Cycle | 1–99 | Specifies the duty cycle in percentage for the corresponding output clock port, outclk[]. The default value is 50%. |
Fractional carry out 2 3 | 8, 16, 24, or 32 | Specifies the fractional carry out (Fcout) for the Delta Sigma Modulator (DSM) mode for PLL. The fractional carry out determines the denominator in the equation K/2^Fcout. |
DSM Order 2 3 | 1st_order, 2nd_order, 3rd_order, or disable | Specifies the DSM order for shifting the fractional noise to be filtered out by the PLL to high frequencies. |
Multiply Factor (M-Counter) 3 | 1-512 | Specifies the multiply factor of M-counter. |
Fractional Multiply Factor (K) 2 3 | 1 to (2^Fcout-1) | Specifies the fractional multiply factor of DSM. Fcout is the value of fractional carry out parameter. |
Divide Factor (N-Counter) 3 | 1-512 | Specifies the divide factor of N-counter. |
Make this a cascade counter 3 4 | Turn on or Turn off | Turn on to cascade this counter into the next counter output for larger division factor. |
Divide Factor (C-Counter) 3 | 1-512 | Specifies the divide factor for the output clock (C-counter) |
1 This parameter is only available when Enable physical output clock parameters is turned off.
2 This parameter is only available in Fractional-N PLL mode.
3 This parameter is only available when Enable physical output clock parameters is turned on.
4 This feature is only supported in Quartus® Prime version 13.1 and onwards.