Visible to Intel only — GUID: hco1421694589176
Ixiasoft
4.1. FIR II IP Core Interpolation Filters
4.2. FIR Decimation Filters
4.3. FIR II IP Time-Division Multiplexing
4.4. FIR II IP Core Multichannel Operation
4.5. FIR II IP Multiple Coefficient Banks
4.6. FIR II IP Coefficient Reloading
4.7. Reconfigurable FIR Filters
4.8. FIR II IP Core Interfaces and Signals
Visible to Intel only — GUID: hco1421694589176
Ixiasoft
3.5.1. Memory and Multiplier Trade-Offs
When the Quartus Prime software synthesizes your design to logic, it often creates delay blocks. The FIR II IP tries to balance the implementation between logic elements (LEs) and RAM blocks. The exact trade-off depends on the target FPGA family, but generally the trade-off attempts to minimize the absolute silicon area used. For example, if a RAM block occupies the silicon area of two logic array blocks (LABs), a delay requiring more than 20 LEs (two LABs) is implemented as a RAM block. However, you want to influence this trade-off.