Visible to Intel only — GUID: dmi1421760608095
Ixiasoft
4.1. FIR II IP Core Interpolation Filters
4.2. FIR Decimation Filters
4.3. FIR II IP Time-Division Multiplexing
4.4. FIR II IP Core Multichannel Operation
4.5. FIR II IP Multiple Coefficient Banks
4.6. FIR II IP Coefficient Reloading
4.7. Reconfigurable FIR Filters
4.8. FIR II IP Core Interfaces and Signals
Visible to Intel only — GUID: dmi1421760608095
Ixiasoft
5. Document Revision History for the FIR II IP User Guide
Date | Quartus Prime Version | IP Version | Changes |
---|---|---|---|
2024.09.17 | 24.1 | 19.2.4 | Corrected description of ast_sink_valid and ast_sink_ready |
2024.05.10 | 24.1 | 19.2.4 | Updated Timing Diagram of Coefficient Reloading in Read Mode |
2024.04.15 | 24.1 | 19.2.4 |
|
2024.04.01 | 24.1 | 19.2.4 |
|
2023.06.26 | 23.2 | - |
|
2020.06.02 | 17.1 | Changed Input Sample Rate value in the Filter Specification Parameter table | |
2017.11.06 | 17.1 | Added support for Cyclone® 10 devices | |
2016.05.01 | 16.0 |
|
|
2015.10.01 | 15.1 |
|
|
2014.12.15 | 14.1 |
|
|
August 2014 | 14.0 Arria 10 Edition |
|
|
June 2014 | 14.0 |
|
|
November 2013 | 13.1 |
|
|
May 2013 | 13.0 | Updated interpolation and decimation factor ranges. | |
November 2012 | 12.1 | Added support for Arria V GZ devices. |