Visible to Intel only — GUID: zgj1547221157862
Ixiasoft
1. About the External Memory Interfaces Intel® Agilex™ 7 F-Series and I-Series FPGA IP
2. Design Example Quick Start Guide for External Memory Interfaces Intel® Agilex™ 7 F-Series and I-Series FPGA IP
3. Design Example Description for External Memory Interfaces Intel® Agilex™ 7 F-Series and I-Series FPGA IP
4. External Memory Interfaces Intel® Agilex™ 7 F-Series and I-Series FPGA IP Design Example User Guide Archives
5. Document Revision History for External Memory Interfaces Intel® Agilex™ 7 F-Series and I-Series FPGA IP Design Example User Guide
2.1. Creating an EMIF Project
2.2. Generating and Configuring the EMIF IP
2.3. Generating the Synthesizable EMIF Design Example
2.4. Generating the EMIF Design Example for Simulation
2.5. Simulation Versus Hardware Implementation
2.6. Simulating External Memory Interface IP With ModelSim
2.7. Pin Placement for Intel® Agilex™ 7 F-Series and I-Series EMIF IP
2.8. Compiling and Programming the Intel® Agilex™ 7 F-Series and I-Series EMIF Design Example
2.9. Generating a Design Example with the Calibration Debug Option
2.10. Generating a Design Example with the TG Configuration Option
2.11. Using the Design Example with the EMIF Debug Toolkit
Visible to Intel only — GUID: zgj1547221157862
Ixiasoft
2. Design Example Quick Start Guide for External Memory Interfaces Intel® Agilex™ 7 F-Series and I-Series FPGA IP
An automated design example flow is available for Intel® Agilex™ 7 F-Series and I-Series external memory interfaces.
The Generate Example Designs button on the Example Designs tab allows you to specify and generate the synthesis and simulation design example file sets which you can use to validate your EMIF IP.
You can generate a design example that matches the Intel FPGA development kit, or for any EMIF IP that you generate. You can use the design example to assist your evaluation, or as a starting point for your own system.
Figure 1. General Design Example Workflows
Section Content
Creating an EMIF Project
Generating and Configuring the EMIF IP
Generating the Synthesizable EMIF Design Example
Generating the EMIF Design Example for Simulation
Simulation Versus Hardware Implementation
Simulating External Memory Interface IP With ModelSim
Pin Placement for Intel Agilex 7 F-Series and I-Series EMIF IP
Compiling and Programming the Intel Agilex 7 F-Series and I-Series EMIF Design Example
Generating a Design Example with the Calibration Debug Option
Generating a Design Example with the TG Configuration Option
Using the Design Example with the EMIF Debug Toolkit