Embedded Peripherals IP User Guide

ID 683130
Date 12/18/2024
Public
Document Table of Contents
1. Introduction 2. Avalon® -ST Multi-Channel Shared Memory FIFO Core 3. Avalon® -ST Single-Clock and Dual-Clock FIFO Cores 4. Avalon® -ST Serial Peripheral Interface Core 5. SPI Core 6. SPI Agent/JTAG to Avalon® Host Bridge Cores 7. Intel eSPI Agent Core 8. eSPI to LPC Bridge Core 9. Ethernet MDIO Core 10. Intel FPGA 16550 Compatible UART Core 11. UART Core 12. JTAG UART Core 13. Intel FPGA Avalon® Mailbox Core 14. Intel FPGA Avalon® Mutex Core 15. Intel FPGA Avalon® I2C (Host) Core 16. Intel FPGA I2C Agent to Avalon® -MM Host Bridge Core 17. Intel FPGA Avalon® Compact Flash Core 18. EPCS/EPCQA Serial Flash Controller Core 19. Intel FPGA Serial Flash Controller Core 20. Intel FPGA Serial Flash Controller II Core 21. Intel FPGA Generic QUAD SPI Controller Core 22. Intel FPGA Generic QUAD SPI Controller II Core 23. Interval Timer Core 24. Intel FPGA Avalon FIFO Memory Core 25. On-Chip Memory (RAM and ROM) Intel FPGA IP 26. On-Chip Memory II (RAM or ROM) Intel FPGA IP 27. Optrex 16207 LCD Controller Core 28. PIO Core 29. PLL Cores 30. DMA Controller Core 31. Modular Scatter-Gather DMA Core 32. Scatter-Gather DMA Controller Core 33. SDRAM Controller Core 34. Tri-State SDRAM Core 35. Video Sync Generator and Pixel Converter Cores 36. Intel FPGA Interrupt Latency Counter Core 37. Performance Counter Unit Core 38. Vectored Interrupt Controller Core 39. Avalon® -ST Data Pattern Generator and Checker Cores 40. Avalon® -ST Test Pattern Generator and Checker Cores 41. System ID Peripheral Core 42. Avalon® Packets to Transactions Converter Core 43. Avalon® -ST Multiplexer and Demultiplexer Cores 44. Avalon® -ST Bytes to Packets and Packets to Bytes Converter Cores 45. Avalon® -ST Delay Core 46. Avalon® -ST Round Robin Scheduler Core 47. Avalon® -ST Splitter Core 48. Avalon® -MM DDR Memory Half Rate Bridge Core 49. Intel FPGA GMII to RGMII Converter Core 50. HPS GMII to RGMII Adapter Intel® FPGA IP 51. Intel FPGA MII to RMII Converter Core 52. HPS GMII to TSE 1000BASE-X/SGMII PCS Bridge Core Intel® FPGA IP 53. Intel FPGA HPS EMAC to Multi-rate PHY GMII Adapter Core 54. Intel FPGA MSI to GIC Generator Core 55. Cache Coherency Translator Intel® FPGA IP 56. Altera ACE5-Lite Cache Coherency Translator Intel® FPGA IP 57. Lightweight UART Core

56.5. Interface Signals

Table 508.  Interface Signals for FIXED mode
Signal Names Direction Description
ACE5-Lite Manager
ace5_fpga2hps_araddr Output The address of the first transfer in a read transaction.
ace5_fpga2hps_arbar Output Provides information on barrier type in a read transaction.
ace5_fpga2hps_arburst Output Burst type. Indicates how the address changes between each transfer in a read transaction.
ace5_fpga2hps_arcache Output Indicates how a read transaction is required to progress though a system.
ace5_fpga2hps_ardomain Output Provides information on shareability domain in a read transaction.
ace5_fpga2hps_arid Output Identification tag for a read transaction.
ace5_fpga2hps_arlen Output The exact number of data transfer in a read transaction.
ace5_fpga2hps_arlock Output Provides information about the atomic characteristics of a read transaction.
ace5_fpga2hps_arprot Output Protection attributes of a read transaction: privilege, security level, and access type.
ace5_fpga2hps_arqos Output Quality of service indentifier for a read transaction.
ace5_fpga2hps_arready Input Indicates that a transfer on the read address channel can be accepted.
ace5_fpga2hps_arsize Output The number of bytes in each data transfer in a read transaction.
ace5_fpga2hps_arsnoop Output Indicates the transaction type in a shareable read transaction.
ace5_fpga2hps_aruser Output User-defined extension for the read address channel.
ace5_fpga2hps_arvalid Output Indicates valid read address channel signals.
ace5_fpga2hps_arregion Output Region identifier for a read transaction.
ace5_fpga2hps_awaddr Output The address of the first transfer in a write transaction.
ace5_fpga2hps_awbar Output Provides information on barrier type in a write transaction.
ace5_fpga2hps_awburst Output Burst type. Indicates how address changes between each transfer in a write transaction.
ace5_fpga2hps_awcache Output Indicates how a write transaction is required to progress through a system.
ace5_fpga2hps_awdomain Output Provides information on shareability domain in a write transaction.
ace5_fpga2hps_awid Output Identification tag for a write transaction.
ace5_fpga2hps_awlen Output The exact number of data transfer in a write transaction. This information determines the number of data transfers associated with the address.
ace5_fpga2hps_awlock Output Provides information about the atomic characteristics of a write transaction.
ace5_fpga2hps_awprot Output Protection attributes of a write transactions: privilege, security level, and access type.
ace5_fpga2hps_awqos Output Quality of Service identifier for a write transaction.
ace5_fpga2hps_awready Input Indicates that a transfer on the write address channel can be accepted.
ace5_fpga2hps_awsize Output The number of bytes in each data transfer in a write transaction.
ace5_fpga2hps_awsnoop Output Indicates the transaction type in a shareable write transaction.
ace5_fpga2hps_awuser Output User-defined extension for the write address channel.
ace5_fpga2hps_awvalid Output Indicates valid write address channel signals.
ace5_fpga2hps_awstashnid Output Indicates the node identifier of the physical interface. This interface is the target interface for the cache stashing operation.
ace5_fpga2hps_awstashniden Output When asserted, this signal indicates the AWSTASHNID signal is valid and must be used.
ace5_fpga2hps_awstashlpid Output Indicates the logical processor subunit associated with the physical interface that is the target for the cache stashing operation.
ace5_fpga2hps_awstashlpiden Output When asserted, this signal indicates the AWSTASHLPID signal is enabled and must be used.
ace5_fpga2hps_awatop Output Atomic transaction opcode for a write transaction.
ace5_fpga2hps_awregion Output Region identifier for a write transaction.
ace5_fpga2hps_bid Input Identification tag for a write response.
ace5_fpga2hps_bready Output Indicates that a transfer on the write response channel can be accepted.
ace5_fpga2hps_bresp Input Indicates the status of a write transaction.
ace5_fpga2hps_bvalid Input Indicates valid write response response channel signals.
ace5_fpga2hps_buser Output Indicates user-defined extension for the write response.
ace5_fpga2hps_rdata Input Read data.
ace5_fpga2hps_rid Input Identification tag for read data and response.
ace5_fpga2hps_rlast Input Indicates whether this is the last data transfer in a read transaction.
ace5_fpga2hps_rready Output Indicates that a transfer on the read data channel can be accepted.
ace5_fpga2hps_rresp Input Indicates the status of a read transfer.
ace5_fpga2hps_rvalid Input Indicates valid the read data channel signals.
ace5_fpga2hps_ruser Output User-defined extension for the read address channel.
ace5_fpga2hps_wdata Output Write data.
ace5_fpga2hps_wlast Output Indicates whether this is the last data transfer in a write transaction.
ace5_fpga2hps_wready Input Indicates that a transfer on the write data channel can be accepted.
ace5_fpga2hps_wstrb Output Write strobes. Indicates which byte lanes hold valid data.
ace5_fpga2hps_wvalid Output Indicates valid write data channel signals.
ace5_fpga2hps_wuser Output User-defined extension for the write address channel.
AXI-4 Subordinate
axi4_fpga2hps_araddr Output The address of the first transfer in a read transaction.
axi4_fpga2hps_arburst Output Burst type. Indicates how the address changes between each transfer in a read transaction.
axi4_fpga2hps_arcache Output Indicates how a read transaction is required to progress through a system.
axi4_fpga2hps_arid Output Identification tag for a read transaction.
axi4_fpga2hps_arlen Output The exact number of data transfers in a read transaction.
axi4_fpga2hps_arlock Output Provides information about the atomic characteristics of a read transaction.
axi4_fpga2hps_arprot Output Protection attributes of a read transaction: privilege, security level, and access type.
axi4_fpga2hps_arqos Output Quality of service identifier for a read transaction.
axi4_fpga2hps_arready Output Indicates that a transfer on the read address channel can be accepted.
axi4_fpga2hps_arsize Output The number of bytes in each data transfer in a read transaction.
axi4_fpga2hps_arvalid Output Indicates valid read address channel signals.
axi4_fpga2hps_aruser Output User-defined extension for the read address channel.
axi4_fpga2hps_arregion Output Region identifier for a read transaction.
axi4_fpga2hps_awaddr Input The address of the first transfer in a write transaction.
axi4_fpga2hps_awburst Output Burst type. Indicates how the address changes between each transfer in a write transaction.
axi4_fpga2hps_awcache Output Indicates how a write transaction is required to progress through a system.
axi4_fpga2hps_awid Output Identification tag for a write transaction.

axi4_fpga2hps_awlen

Output

The exact number of data transfers in a write transaction. This information determines the number of data transfers associated with the address.
axi4_fpga2hps_awlock Output Provides information about the atomic characteristics of a write transaction.
axi4_fpga2hps_awprot Output Protection attributes of a write transactions: privilege, security level, and access type.
axi4_fpga2hps_awready Output Indicates that a transfer on the write address channel can be accepted.
axi4_fpga2hps_awregion Output Region identifier for a write transaction.
axi4_fpga2hps_awsize Output The number of bytes in each data transfer in a write transaction.
axi4_fpga2hps_awvalid Output Indicates valid write address channel signals.
axi4_fpga2hps_awqos Output Quality of service identifier for a write transaction.
axi4_fpga2hps_awuser Output User-defined extension for the write address channel.
axi4_fpga2hps_bid Output Identification tag for a write response.
axi4_fpga2hps_bready Output Indicates that a transfer on the write response channel can be accepted.
axi4_fpga2hps_bresp Output Write response. Indicates the status of a write transaction.
axi4_fpga2hps_bvalid Output Indicates valid write response channel signals.
axi4_fpga2hps_buser Output Indicates user-defined extension for the write response.
axi4_fpga2hps_rdata Output Read data.
axi4_fpga2hps_rid Input Identification tag for read data and response.
axi4_fpga2hps_rlast Output Indicates whether this is the last data transfer in a read transaction.
axi4_fpga2hps_rready Output Indicates that a transfer on the read data channel can be accepted.
axi4_fpga2hps_rresp Output Read response. Indicates the status of a read transfer.
axi4_fpga2hps_rvalid Output Indicates valid read data channel signals.
axi4_fpga2hps_ruser Output User-defined extension for the read address channel.
axi4_fpga2hps_wdata Input Write data.
axi4_fpga2hps_wlast Output Indicates whether this is the last data transfer in a write transaction.
axi4_fpga2hps_wready Input Indicates that a transfer on the write data channel can be accepted.
axi4_fpga2hps_wstrb Input Write strobes. Indicates which byte lanes hold valid data.
axi4_fpga2hps_wvalid Input Indicates valid write data channel signals.
axi4_fpga2hps_wuser Output User-defined extension for the write address channel.