Embedded Peripherals IP User Guide

ID 683130
Date 12/18/2024
Public
Document Table of Contents
1. Introduction 2. Avalon® -ST Multi-Channel Shared Memory FIFO Core 3. Avalon® -ST Single-Clock and Dual-Clock FIFO Cores 4. Avalon® -ST Serial Peripheral Interface Core 5. SPI Core 6. SPI Agent/JTAG to Avalon® Host Bridge Cores 7. Intel eSPI Agent Core 8. eSPI to LPC Bridge Core 9. Ethernet MDIO Core 10. Intel FPGA 16550 Compatible UART Core 11. UART Core 12. JTAG UART Core 13. Intel FPGA Avalon® Mailbox Core 14. Intel FPGA Avalon® Mutex Core 15. Intel FPGA Avalon® I2C (Host) Core 16. Intel FPGA I2C Agent to Avalon® -MM Host Bridge Core 17. Intel FPGA Avalon® Compact Flash Core 18. EPCS/EPCQA Serial Flash Controller Core 19. Intel FPGA Serial Flash Controller Core 20. Intel FPGA Serial Flash Controller II Core 21. Intel FPGA Generic QUAD SPI Controller Core 22. Intel FPGA Generic QUAD SPI Controller II Core 23. Interval Timer Core 24. Intel FPGA Avalon FIFO Memory Core 25. On-Chip Memory (RAM and ROM) Intel FPGA IP 26. On-Chip Memory II (RAM or ROM) Intel FPGA IP 27. Optrex 16207 LCD Controller Core 28. PIO Core 29. PLL Cores 30. DMA Controller Core 31. Modular Scatter-Gather DMA Core 32. Scatter-Gather DMA Controller Core 33. SDRAM Controller Core 34. Tri-State SDRAM Core 35. Video Sync Generator and Pixel Converter Cores 36. Intel FPGA Interrupt Latency Counter Core 37. Performance Counter Unit Core 38. Vectored Interrupt Controller Core 39. Avalon® -ST Data Pattern Generator and Checker Cores 40. Avalon® -ST Test Pattern Generator and Checker Cores 41. System ID Peripheral Core 42. Avalon® Packets to Transactions Converter Core 43. Avalon® -ST Multiplexer and Demultiplexer Cores 44. Avalon® -ST Bytes to Packets and Packets to Bytes Converter Cores 45. Avalon® -ST Delay Core 46. Avalon® -ST Round Robin Scheduler Core 47. Avalon® -ST Splitter Core 48. Avalon® -MM DDR Memory Half Rate Bridge Core 49. Intel FPGA GMII to RGMII Converter Core 50. HPS GMII to RGMII Adapter Intel® FPGA IP 51. Intel FPGA MII to RMII Converter Core 52. HPS GMII to TSE 1000BASE-X/SGMII PCS Bridge Core Intel® FPGA IP 53. Intel FPGA HPS EMAC to Multi-rate PHY GMII Adapter Core 54. Intel FPGA MSI to GIC Generator Core 55. Cache Coherency Translator Intel® FPGA IP 56. Altera ACE5-Lite Cache Coherency Translator Intel® FPGA IP 57. Lightweight UART Core

26.4.3. AXI-4 Lite Interface Signals

AXI-4 Lite Interface only allow non-secure, data access.
Table 286.  Interface Signals for AXI-4 Lite Subordinate Interface
Signal Name Width Direction Description
Clock Interface
clk_csr 1 Input Clock for AXI-4 Lite Agent domain only
Reset Interface
reset_csr 1 Input Reset for AXI-4 Lite Agent domain only
AXI-4 Lite Agent
csr_awaddr [4:0] Input Write Address.
csr_awvalid 1 Input Write Address Valid. Indicates that write address channel signals are valid
csr_awready 1 Output Write Address Ready. Indicates that a transfer on the write address channel can be accepted
csr_awprot [2:0] Input Access permissions for write accesses
csr_wdata [31:0] Input Write Data.
csr_wstrb [3:0] Input Write Data Strobes. Indicates which byte lanes hold valid data
csr_wvalid 1 Input Write Data Valid.
csr_wready 1 Output Write Data Ready.
csr_bresp [1:0] Output Write Response.
csr_bvalid 1 Output Write Response Valid.
csr_bready 1 Input Write Response Ready.
csr_araddr [4:0] Input Read Address.
csr_arvalid 1 Input Read Address Valid. Indicates that read address channel signals are valid
csr_arready 1 Output Read Address Ready. Indicates that a transfer on the read address channel can be accepted
csr_arprot [2:0] Input Access permissions for read accesses
csr_rdata [31:0] Output Read Data.
csr_rresp [1:0] Output Read Data Response.
csr_rvalid 1 Output Read Data Valid.
csr_rready 1 Input Read Data Ready.