Visible to Intel only — GUID: lro1402071737285
Ixiasoft
Visible to Intel only — GUID: lro1402071737285
Ixiasoft
36.2.1.1. Control Register
Field Name | ILC Version | IRQ Port Count | IRQ TYPE | Global Enable | ||
---|---|---|---|---|---|---|
Bit Location | 31 | 8 | 7 | 2 | 1 | 0 |
The control registers of the Interrupt Latency Counter is divided into four fields. The LSB is the global enable bit which by default stores a binary ‘0’. To enable the IP to work, it must be set to binary ‘1’. The next bit denotes the IRQ type the IP is configured to measure, with binary ‘0’ indicating it is sensitive to level type IRQ signal; while binary ‘1’ means the IP is accepting pulse type interrupt signal. The next six bits stores the number of IRQ port count configured through the Platform Designer GUI. Bit 8 through bit 31 stores the revision value of the ILC instance.