Visible to Intel only — GUID: vgo1430311994650
Ixiasoft
1.1. SDI II Intel® FPGA IP v19.5.0
1.2. SDI II Intel® FPGA IP v19.4.0
1.3. SDI II Intel® FPGA IP v19.3.2
1.4. SDI II Intel® FPGA IP v19.3.0
1.5. SDI II Intel® FPGA IP v19.2.1
1.6. SDI II Intel® FPGA IP v19.2
1.7. SDI II Intel® FPGA IP v19.1
1.8. SDI II Intel® FPGA IP v18.1 Update 2
1.9. SDI II Intel® FPGA IP v18.1 Update 1
1.10. SDI II Intel® FPGA IP v18.1
1.11. SDI II Intel® FPGA IP v18.0
1.12. Intel FPGA SDI II IP Core v17.1
1.13. SDI II IP Core v17.0
1.14. SDI II IP Core v16.1
1.15. SDI II IP Core v16.0
1.16. SDI II IP Core v15.1
1.17. SDI II IP Core v15.0
1.18. SDI II IP Core v14.1
1.19. Serial Digital Interface (SDI) II User Guide Archives
Visible to Intel only — GUID: vgo1430311994650
Ixiasoft
1.17. SDI II IP Core v15.0
Description | Impact |
---|---|
Added the following parameters:
|
These changes are optional. If you do not upgrade your IP core, it does not have these new features. |
Included design example for TX PLL reference clock switching.
Note: Tx PLL reference clock switching is not supported for ATX PLL in Arria V GZ and Stratix V devices.
|