Visible to Intel only — GUID: ykz1637227302928
Ixiasoft
1. GTS SDI II Intel® FPGA IP Design Example Quick Start Guide
2. Design Example Detailed Description
3. GTS SDI II Intel® FPGA IP Design Example User Guide: Agilex™ 5 FPGAs and SoCs Archives
4. Document Revision History for the GTS SDI II Intel® FPGA IP Design Example User Guide: Agilex™ 5 FPGAs and SoCs
Visible to Intel only — GUID: ykz1637227302928
Ixiasoft
2.4.2. Test Description
The simulation only checks for the assertion of trs_locked signal and the number of transceiver reconfiguration triggered after every video standard switching.
For single-rate design, there is one video standard being tested:
- HD single-rate – HD
- 3G single-rate – 3G Level A 10-bit Multiplex
- 12G single rate – 12G 10-bit Multiplex Type 1
Figure 16. Simulation Waveform
Testbench signal | Description |
---|---|
/tb_top/tb_rx_checker/rx_std | Video standard keep switching after obtaining lock signal |
/tb_top/tb_rx_checker/align_locked | Lock signals from IP core |
/tb_top/tb_rx_checker/trs_locked |
A successful simulation ends with the following message: