Visible to Intel only — GUID: urq1712972635668
Ixiasoft
4.4.1. PCIe AXI-ST TX Interface (ss_tx_st)
4.4.2. PCIe AXI-ST RX Interface (ss_rx_st)
4.4.3. Control and Status Register Interface (ss_csr_lite)
4.4.4. Flow Control Credit Interface
4.4.5. Configuration Intercept Interface (CII)
4.4.6. Completion Timeout Interface (ss_cplto)
4.4.7. Function Level Reset Interface
4.4.8. Control Shadow Interface (ss_ctrlshadow)
4.5.1. H2D AXI-ST Source (h2d_st_initatr)
4.5.2. D2H AXI-ST Sink (d2h_st_respndr)
4.5.3. BAM AXI-MM Master (bam_mm_initatr)
4.5.4. BAS AXI-MM Slave (bas_mm_respndr)
4.5.5. PIO AXI-Lite Master (pio_lite_initiatr)
4.5.6. HIP Reconfig AXI-Lite Slave (user_csr_lite)
4.5.7. User Event MSI-X (user_msix)
4.5.8. User Event MSI (user_msi)
4.5.9. User Function Level Reset (user_flr)
4.5.10. User Configuration Intercept Interface - EP Only
4.5.11. Configuration Slave (cs_lite_respndr) - RP Only
Visible to Intel only — GUID: urq1712972635668
Ixiasoft
2.2.1. Root Port Mode Features
- Address Translation Table (ATT) support in BAS and BAM+BAS mode
- Automatically enables Configuration Slave and Hard IP Reconfiguration interfaces
- 10-bit tag support
- Completion reordering
- Completion timeout
- User mode and supported user interface
- Bursting Master
- BAM AXI-MM master
- Configuration Slave
- Hard IP Reconfiguration
- Bursting Slave
- BAS AXI-MM slave
- Configuration Slave
- Hard IP Reconfiguration
- BAM + BAS
- BAM AXI-MM master
- BAS AXI-MM slave
- Configuration Slave
- Hard IP Reconfiguration
- Bursting Master