Visible to Intel only — GUID: psa1711747687800
Ixiasoft
A.1.1. ebfm_barwr Procedure
A.1.2. ebfm_barwr_imm Procedure
A.1.3. ebfm_barrd_wait Procedure
A.1.4. ebfm_barrd_nowt Procedure
A.1.5. ebfm_cfgwr_imm_wait Procedure
A.1.6. ebfm_cfgwr_imm_nowt Procedure
A.1.7. ebfm_cfgrd_wait Procedure
A.1.8. ebfm_cfgrd_nowt Procedure
A.1.9. BFM Configuration Procedures
A.1.10. BFM Shared Memory Access Procedures
A.1.11. BFM Log and Message Procedures
A.1.12. Verilog HDL Formatting Functions
Visible to Intel only — GUID: psa1711747687800
Ixiasoft
1.2.2.5. Width Adapter
Width Adapter converts the Avalon® streaming interface signals from 256 bits @ 350 MHz to 512 bits @ 175 MHz. This adaptation is to maintain data bandwidth to reuse the existing Bursting Avalon® Master architecture and to interface between the two clock domains.
Features like TX and RX Credit Interface, Error Interface, FLR Interface, CII Interface, and Interrupt Interface are not used in the design example.