Visible to Intel only — GUID: osl1727371105195
Ixiasoft
A.1.1. ebfm_barwr Procedure
A.1.2. ebfm_barwr_imm Procedure
A.1.3. ebfm_barrd_wait Procedure
A.1.4. ebfm_barrd_nowt Procedure
A.1.5. ebfm_cfgwr_imm_wait Procedure
A.1.6. ebfm_cfgwr_imm_nowt Procedure
A.1.7. ebfm_cfgrd_wait Procedure
A.1.8. ebfm_cfgrd_nowt Procedure
A.1.9. BFM Configuration Procedures
A.1.10. BFM Shared Memory Access Procedures
A.1.11. BFM Log and Message Procedures
A.1.12. Verilog HDL Formatting Functions
Visible to Intel only — GUID: osl1727371105195
Ixiasoft
2.6. Hardware and Software Requirements
The following are the hardware and software used to generate the test results as shown in Running the Design Example.
Hardware:
- Intel Ice Lake Server with 8 DDR4-3200 8GB RDIMMs installed as the host system
- Agilex™ 5 FPGA E-Series 065B Modular Development Kit
Note: By default, the PCIe* reference clock source for the Agilex™ 5 FPGA E-Series 065B Modular Development Kit (ES1) is set to use a local clock source. To test the PCIe* design example in the common clock scheme, you must set switch S13.1 of the development kit to the ON position.
Software:
- Quartus® Prime Pro Edition software version 24.3
- Ubuntu 22.04.2 LTS Operating System (Kernel: 5.15.0-117-generic)
- Software driver generated along with the design example