Embedded Memory User Guide: Agilex™ 5 FPGAs and SoCs

ID 813901
Date 4/01/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

2.5.3. Input/Output Clock Mode

In input/output clock mode:
  • An input clock controls all registers related to the data input to the embedded memory block including data, address, byte enables, read enables, and write enables.
  • An output clock controls the data output registers.