Embedded Memory User Guide: Agilex™ 5 FPGAs and SoCs

ID 813901
Date 4/01/2024
Public
Document Table of Contents

2.5. Agilex™ 5 Embedded Memory Clocking Modes

Each Agilex™ 5 embedded memory operation mode has supporting clocking modes.
Table 7.  Memory Blocks Clocking Modes Supported for Each Memory Mode
Clocking Mode Memory Mode
Single-Port Simple Dual-Port True Dual-Port Simple Quad-Port Single-Port ROM Dual-Port ROM
Single clock mode Yes Yes Yes Yes Yes Yes
Read/write clock mode N/A Yes N/A 1 N/A N/A N/A
Input/output clock mode Yes Yes Yes N/A 2 Yes Yes
Note: The clock enable signals are supported for write address, byte enable, and data input registers on MLAB blocks.
1 The read/write clock mode is done through emulated true dual-port. For more information about the emulated true dual-port, refer to the True Dual Port Dual Clock Emulator section.
2 Both input and output modes share the same clock.