Visible to Intel only — GUID: dww1686335419448
Ixiasoft
2.1. Parameterizing the HPS Component
2.2. HPS-FPGA Interfaces
2.3. SDRAM
2.4. HPS Clocks, Reset, Power
2.5. I/O Delays
2.6. Pin Mux and Peripherals
2.7. Generating and Compiling the HPS Component
2.8. Using the Address Span Extender Component
2.9. Configuring the Agilex™ 5 Hard Processor System Component Revision History
2.2.1.1. Enable MPU Standby and Event Signals
2.2.1.2. Enable General Purpose Signals
2.2.1.3. Enable Debug APB* Interface
2.2.1.4. Enable System Trace Macrocell (STM) Hardware Events
2.2.1.5. Enable SWJ-DP JTAG Interface
2.2.1.6. Enable FPGA Cross Trigger Interface
2.2.1.7. Enable AMBA* Trace Bus (ATB)
3.1. Simulation Flows
3.2. Running the Simulation of the Design Examples
3.3. Clock and Reset Interface
3.4. FPGA-to-HPS AXI* Subordinate Interface
3.5. FPGA-to-SDRAM AXI* Subordinate Interface
3.6. HPS-to-FPGA AXI* Initiator Interface
3.7. Lightweight HPS-to-FPGA AXI* Initiator Interface
3.8. Simulating the Agilex™ 5 HPS Component Revision History
Visible to Intel only — GUID: dww1686335419448
Ixiasoft
3.1.2. Generating the HPS Simulation Model in Platform Designer
Note: This section describes how to generate the simulation model when a single .qsys system is in the Quartus® Prime project. It does not describe the method to generate the simulation model when multiple .qsys systems are in the Quartus® Prime project. There are plans to describe this in a future version of this document.
The following steps outline how to generate the simulation model:
- In Quartus® Prime Pro Edition software, launch the Platform Designer and open your system design that has been created in the previous section.
- In Platform Designer, click on the Generate HDL button.
Figure 32. Platform Designer - Generate HDL... button
- In the Simulation section, use the “Create simulation model” dropdown list to choose “Verilog” or “VHDL”.
- Select which of the supported simulators to generate files. (Leaving all the boxes unselected generates files for all simulators.)
- Click on Generate button.
Figure 33. Platform Designer - Select Simulators to Generate