Low Latency Ethernet 10G MAC Intel® FPGA IP User Guide: Agilex™ 5 FPGAs and SoCs

ID 813663
Date 10/07/2024
Public
Document Table of Contents

5.8.3. GMII TX Signals

Table 26.  GMII TX Signals
Signal Operating Mode Direction Width Description
gmii16b_tx_clk
  • 1G/2.5G (MGBASE)
  • 10M/100M/1G/2.5G (MGBASE)
  • 10M/100M/1G/2.5G/10G (MGBASE)
In 1 156.25 MHz TX clock for 2.5G; 62.5 MHz TX clock for 1G; 62.5 MHz TX clock for 10M/100M/1G.
gmii16b_tx_d[] Out 16 TX data.
gmii16b_tx_en Out 2 When asserted, indicates the TX data is valid.
gmii16b_tx_err Out 2 When asserted, indicates the TX data contains error.