Low Latency Ethernet 10G MAC Intel® FPGA IP User Guide: Agilex™ 5 FPGAs and SoCs

ID 813663
Date 10/07/2024
Public
Document Table of Contents

8. Document Revision History for the Low Latency Ethernet 10G MAC Intel® FPGA IP User Guide: Agilex™ 5 FPGAs and SoCs

Document Version Quartus® Prime Version IP Version Changes
2024.10.07 24.3 3.0.0
  • Updated the note in the Low Latency Ethernet 10G MAC Intel® FPGA IP Overview topic.
  • Removed the note about Agilex™ 5 D-Series FPGAs and SoCs device support in the Low Latency Ethernet 10G MAC Intel® FPGA IP Overview topic.
  • Updated MAC features in the Features topic.
  • Updated Speed Mode Comparison of the LL Ethernet 10G MAC Intel FPGA IP Core table to include 10M/100M/1G/2.5G/10G speed mode.
  • Updated Generated IP Files table to include aldec.
  • Updated Low Latency Ethernet 10G MAC Block Diagram.
  • Added information about 10M/100M/1G/2.5G/10G operating mode:
    • Updated Device Family Support table.
    • Updated Resource Utilization for LL Ethernet 10G MAC for Agilex™ 5 Devices table.
    • Updated TX and RX Latency Values for Agilex™ 5 Devices table.
    • Updated Interfaces table.
    • Updated Interface Signals figure.
    • Updated Low Latency Ethernet 10G MAC Intel FPGA IP Core Parameters table.
    • Updated Clock and Reset Signals table.
    • Updated Speed Selection Signal table.
    • Updated XGMII Transmit Signals table to add xgmii_tx[] signal.
    • Updated XGMII Receive Signals table to add xgmii_rx[] signal.
    • Updated GMII TX Signals table.
    • Updated GMII RX Signals table.
    • Updated Clock Enable Signals table.
  • Removed tx_path_delay_10g_data[15:0] signal in the IEEE 1588v2 Egress TX Signals table.
  • Removed rx_path_delay_10g_data[15:0] signal in the IEEE 1588v2 Ingress RX Signals table.
  • Removed 10M/100M/1G/2.5G speed from Clock Signals for the IEEE 1588V2 Interfaces table.
  • Removed 2.5G (MGBASE) from 0.8ns in the value for the UI period in the Deterministic Latency Parameter Description table.
2024.07.08 24.2 2.1.0
  • Added a note about Agilex™ 5 D-Series FPGAs and SoCs support in the Low Latency Ethernet 10G MAC Intel FPGA IP Overview topic.
  • Updated Device Family Support table.
  • Removed synopsys/vcs/ file name from Generated IP Files table.
  • Updated XON Pause Frame Transmission figure.
  • Updated description for csr_clk signal in the Clock and Reset Signals table.
  • Updated Timestamp Registers table.
  • Updated Calculating PHY Total Latency topic.
  • Updated Calculating Deterministic Latency topic.
  • Updated PTP Register Configuration topic.
2024.04.01 24.1 2.0.0 Initial public release.