Visible to Intel only — GUID: dph1662350256038
Ixiasoft
1.1. Directory Structure
1.2. Generating the Design Example
1.3. Generating Tile Files
1.4. Simulating the F-tile 25G Ethernet Intel FPGA IP Design Example Testbench
1.5. Compiling and Configuring the Design Example in Hardware
1.6. Testing the F-tile 25G Ethernet Intel FPGA IP Hardware Design Example
Visible to Intel only — GUID: dph1662350256038
Ixiasoft
2.2. Hardware and Software Requirements
Intel® uses the following hardware and software to test the design example in a Linux system:
- Intel® Quartus® Prime Pro Edition software.
- Siemens* EDA QuestaSim* , Synopsys* VCS* , and Cadence Xcelium* simulator.
- Intel® Agilex™ I-series Transceiver-SoC Development Kit (AGIB027R31B1E2VRO) for hardware testing.