F-Tile Triple-Speed Ethernet Intel® FPGA IP User Guide

ID 741328
Date 8/16/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

2.8. Performance and Resource Utilization

The estimated resource utilization and performance of the Triple-Speed Ethernet Intel® FPGA IP are obtained by compiling the IP using the Quartus® Prime software targeting a given device. The fMAX of all configurations is more than 125 MHz.
Table 7.  Resource Utilization for Agilex™ 7 DevicesThe following estimates are obtained by targeting the Agilex™ 7 (AGFB014R24A3E3VR0) device.
IP Variation Settings FIFO Buffer Size (Bits) Combinational ALUTs Logic Registers Memory

(M20K)

10/100/1000 Mbps Ethernet MAC

MII/GMII.

All MAC options enabled.

Full- and half-duplex.

2048x32

4051

5634

21

2048x8

3865 5442 16
10/100 Mbps Small MAC

MII.

Full- and half-duplex only.

2048x32 1445 2120 11
1000 Mbps Small MAC

GMII.

Full-duplex only.

2048x32 1178 1937 10
1000BASE-X/SGMII PCS

SGMII bridge enabled.

N/A 898 1448 0

1000BASE-X.

SGMII bridge enabled.

PMA block (LVDS_IO).

N/A 967 1638 1
1000BASE-X/SGMII 2XTBI PCS only

SGMII bridge enabled.

N/A 1329 2003 2

1000BASE-X.

N/A 1267 1917 2
10/100/1000 Mb Ethernet MAC with 1000BASE-X/SGMII 2XTBI PCS

All MAC options enabled.

SGMII bridge enabled.

PMA block (FGT).

2048x32 5213 7279 21

SGMII bridge enabled.

PTP mode enabled.

System Clock Mode enabled.

PMA block (FGT).

N/A 8540 6559 15