F-Tile Triple-Speed Ethernet Intel® FPGA IP User Guide

ID 741328
Date 8/16/2024
Public
Document Table of Contents

12. Document Revision History for the F-Tile Triple-Speed Ethernet Intel® FPGA IP User Guide

Document Version Quartus® Prime Version IP Version Changes
2024.08.16 23.2 22.0.0 Updated HW reset value for 0x12 word offset in the PCS Configuration Registers table.
2024.04.15 23.2 22.0.0
  • Added support for Agilex™ 9 devices. Agilex™ 9 device support is only available from Quartus® Prime Pro Edition software version 23.2 onwards.
  • Added Agilex 9 device information in the Intel Device Family Support table.
2023.06.26 23.2 22.0.0
  • Updated 10/100/1000 Ethernet MAC Without Internal FIFO Buffers with IEEE 1588v2, 1000BASE-X/SGMII 2XTBI PCS, and Embedded Serial PMA Signals topic:
    • Updated figure 10/100/1000 Ethernet MAC Without Internal FIFO Buffers with IEEE 1588v2, 1000BASE-X/SGMII 2XTBI PCS, and Embedded Serial PMA Signals:
      • Include tx_ready and rx_ready signals.
      • Remove tx_ptp_alignment_n signals.
      • Added PHY Management signals.
    • Removed IEEE 1588v2 PCS TX PTP Alignment Interface Signals topic to remove the description for tx_ptp_alignment signal.
2023.04.03 23.1 21.2.0
  • Added information on IEEE 1588v2 Precision Time Protocol (PTP) support:
    • Updated Device Family Support with minimum speed grade support for 1588 feature.
    • Updated Features topic.
    • Updated Performance and Resource Utilization topic.
    • Updated Core Configuration Parameters table:
      • Updated footnote for 10/100/1000 Mb Ethernet MAC with 1000BASE-X/SGMII 2XTBI PCS core variation.
      • Added a note in the description for Use Internal FIFO.
    • Updated 10/100/1000 Multiport Ethernet MAC with 1000BASE-X/SGMII PCS and Embedded PMA Signals topic.
      • Updated diagram: 10/100/1000 Multiport Ethernet MAC Function without Internal FIFO Buffers, 1000BASE-X/SGMII PCS and Embedded PMA Signals.
    • Removed IEEE 1588v2 timestamping signals subtopics:
      • IEEE 1588v2 RX Timestamp Signals
      • IEEE 1588v2 TX Timestamp Signals
      • IEEE 1588v2 TX Timestamp Request Signals
      • IEEE 1588v2 TX Insert Control Timestamp Signals
    • Removed IEEE 1588v2 PHY Path Delay Interface Signals topic.
  • Added a new topic: Timestamp Options.
  • Added a new topic: Precision Time Protocol.
  • Added a new topic: Deterministic Latency.
  • Added a new topic: IEEE 1588v2 Feature (Dword Offset 0xD0 – 0xD6).
  • Added a new topic: Deterministic Latency (Dword Offset 0xE1– 0xE3).
  • Added a new topic: IEEE 1588v2 Feature PMA Delay.
  • Added a new topic: 10/100/1000 Ethernet MAC Without Internal FIFO Buffers with IEEE 1588v2, 1000BASE-X/SGMII 2XTBI PCS, and Embedded Serial PMA Signals.
  • Added a new topic: IEEE 1588v2 Timestamp.
  • Added information on Dynamic Reconfiguration support:
    • Updated PCS/Transceiver Options Parameters table.
    • Updated Clocking Scheme of MAC with 2XTBI PCS and Embedded PMA topic:
      • Added a new diagram: MAC with 2XTBI PCS and Embedded PMA (F-Tile) with F-Tile Transceiver Dynamic Reconfiguration Enabled Functional Block .
      • Added new information about dynamic reconfiguration.
  • Removed Power-Down in PCS Variations with Embedded PMA.
  • Removed mentions of GXB_pwrdn_in signals.
  • Updated product family name to "Intel Agilex® 7".
2023.02.09 22.3 21.1.0 Removed all instances of IEEE 1588v2. PTP is not supported in Quartus® Prime version 22.3.
2022.11.25 22.3 21.1.0 Updated ifInErrors description in Statistics Counters table.
2022.10.14 22.3 21.1.0 Initial release.