Visible to Intel only — GUID: jon1661306935934
Ixiasoft
1. About the F-Tile Triple Speed Ethernet Intel FPGA IP User Guide
2. About This IP
3. Getting Started
4. Parameter Settings
5. Functional Description
6. Configuration Register Space
7. Interface Signals
8. Design Considerations
9. Timing Constraints
10. Software Programming Interface
11. Document Revision History for the F-tile Triple-Speed Ethernet Intel® FPGA IP User Guide
A. Ethernet Frame Format
B. Simulation Parameters
5.1.1. MAC Architecture
5.1.2. MAC Interfaces
5.1.3. MAC Transmit Datapath
5.1.4. MAC Receive Datapath
5.1.5. MAC Transmit and Receive Latencies
5.1.6. FIFO Buffer Thresholds
5.1.7. Congestion and Flow Control
5.1.8. Magic Packets
5.1.9. MAC Local Loopback
5.1.10. MAC Reset
5.1.11. PHY Management (MDIO)
5.1.12. Connecting MAC to External PHYs
7.1.1. 10/100/1000 Ethernet MAC Signals
7.1.2. 10/100/1000 Multiport Ethernet MAC Signals
7.1.3. 10/100/1000 Ethernet MAC with 1000BASE-X/SGMII PCS Signals
7.1.4. 10/100/1000 Ethernet MAC with 1000BASE-X/SGMII 2XTBI PCS and Embedded PMA Signals (F-Tile)
7.1.5. 10/100/1000 Ethernet MAC Without Internal FIFO Buffers with 1000BASE-X/SGMII 2XTBI PCS Signals
7.1.6. 10/100/1000 Multiport Ethernet MAC with 1000BASE-X/SGMII PCS Signals
7.1.7. 10/100/1000 Ethernet MAC with 1000BASE-X/SGMII PCS and Embedded PMA Signals
7.1.8. 10/100/1000 Multiport Ethernet MAC with 1000BASE-X/SGMII PCS and Embedded PMA Signals
7.1.9. 1000BASE-X/SGMII PCS Signals
7.1.10. 1000BASE-X/SGMII 2XTBI PCS Signals
7.1.11. 1000BASE-X/SGMII PCS and PMA Signals
7.1.1.1. Clock and Reset Signals
7.1.1.2. Clock Enabler Signals
7.1.1.3. MAC Control Interface Signals
7.1.1.4. MAC Status Signals
7.1.1.5. MAC Receive Interface Signals
7.1.1.6. MAC Transmit Interface Signals
7.1.1.7. Pause and Magic Packet Signals
7.1.1.8. MII/GMII/RGMII Signals
7.1.1.9. PHY Management Signals
7.1.1.10. ECC Status Signals
10.6.1. alt_tse_mac_get_common_speed()
10.6.2. alt_tse_mac_set_common_speed()
10.6.3. alt_tse_phy_add_profile()
10.6.4. alt_tse_system_add_sys()
10.6.5. triple_speed_ethernet_init()
10.6.6. tse_mac_close()
10.6.7. tse_mac_raw_send()
10.6.8. tse_mac_setGMII mode()
10.6.9. tse_mac_setMIImode()
10.6.10. tse_mac_SwReset()
Visible to Intel only — GUID: jon1661306935934
Ixiasoft
2.8. Performance and Resource Utilization
The estimated resource utilization and performance of the F-tile Triple-Speed Ethernet Intel® FPGA IP are obtained by compiling the F-tile Triple-Speed Ethernet Intel® FPGA IP using the Intel® Quartus® Prime software targeting a given device. The fMAX of all configurations is more than 125 MHz.
IP Variation | Settings | FIFO Buffer Size (Bits) | Combinational ALUTs | Logic Registers | Memory (M20K) |
---|---|---|---|---|---|
10/100/1000 Mbps Ethernet MAC | MII/GMII. All MAC options enabled. Full- and half-duplex. |
2048x32 | 4051 | 5634 | 21 |
2048x8 | 3865 | 5442 | 16 | ||
10/100 Mbps Small MAC | MII. Full- and half-duplex only. |
2048x32 | 1445 | 2120 | 11 |
1000 Mbps Small MAC | GMII. Full-duplex only. |
2048x32 | 1178 | 1937 | 10 |
1000BASE-X/SGMII PCS | SGMII bridge enabled. |
N/A | 898 | 1448 | 0 |
1000BASE-X. SGMII bridge enabled. PMA block (LVDS_IO). |
N/A | 967 | 1638 | 1 | |
1000BASE-X/SGMII 2XTBI PCS only | SGMII bridge enabled. |
N/A | 1329 | 2003 | 2 |
1000BASE-X. |
N/A | 1267 | 1917 | 2 | |
10/100/1000 Mb Ethernet MAC with 1000BASEX/SGMII 2XTBI PCS | All MAC options enabled. SGMII bridge enabled. PMA block (GXB). |
2048x32 | 5415 | 7882 | 22 |
All MAC options enabled. SGMII bridge enabled. PMA block (FGT). |
2048x32 | 5213 | 7279 | 21 |