F-Tile Dynamic Reconfiguration Design Example User Guide

ID 710582
Date 4/11/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

1.2.4. Ethernet to CPRI Design Example Parameters

Figure 6. Ethernet to CPRI Example Design Tab
Table 5.  Ethernet to CPRI Design Example Parameters
Parameters Value Description
Select Protocol/mode

Ethernet to CPRI

Select the IP protocol for dynamic reconfiguration.
Select Base Variant

25G-1

25G-1 (with 1GE)

25G-1 PTP (with 1GE PTP)

Select the configuration of base variant for dynamic reconfiguration.
Example Design Files Simulation

Synthesis

Simulation option generates the testbench and compilation-only project. Synthesis option generates the hardware design example.
Generated File Format Verilog

VHDL

Select the HDL files format. If you select VHDL, you must simulate the testbench with a mixed-language simulator.
Target Development Kit None

Agilex™ 7 I-Series Transceiver-SoC Development Kit DK-SI-AGI027FA

Agilex™ 7 I-Series Transceiver-SoC Development Kit DK-SI-AGI027FB

Target development kit option specifies the target development kit used to generate the project.