F-Tile HDMI Intel® FPGA IP Design Example User Guide

ID 709314
Date 12/04/2023
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

2.4.2. HDMI Intel® FPGA IP Design Example Parameters

Table 11.   Design Example Parameters for Intel Agilex® 7 Devices
Parameter Value Description
Available Design Example
Select Design Agilex 7 HDMI RX-TX Retransmit with clocked video interface Select the design example to be generated. The generated design example has pre-configured parameter settings. It does not follow user settings.
Select Daughter Card Revision

0: Revision 9

2: No Daughter Card

Select available HDMI daughter card for Design Example generation.
Design Example Files
Simulation On, Off Turn on this option to generate the necessary files for the simulation testbench.
Note: Design example simulation is not supported if Include I2C is selected.
Synthesis On, Off Turn on this option to generate the necessary files for Intel® Quartus® Prime compilation and hardware demonstration.
Generated HDL Format
Generate File Format Verilog, VHDL Select your preferred HDL format for the generated design example fileset.
Note: This option only determines the format for the generated top level IP files. All other files (e.g. example testbenches and top level files for hardware demonstration) are in Verilog HDL format.
Target Development Kit
Select Board

No Development Kit,

Intel Agilex® 7 I-Series SoC FPGA Development Kit

Custom Development Kit

Select the board for the targeted design example.
  • No Development Kit: This option excludes all hardware aspects for the design example. The IP core sets all pin assignments to virtual pins.
  • Intel Agilex® 7 I-Series SoC FPGA Development Kit: This option automatically selects the project's target device to match the device on this development kit (AGIB027R31B1E1VAA). You may change the target device using the Change Target Device parameter if your board revision has a different device variant. The IP core sets all pin assignments according to the development kit.
  • Custom Development Kit: This option allows the design example to be tested on a third party development kit with an Intel FPGA. You may need to set the pin assignments on your own.
Target Device
Change Target Device On, Off Turn on this option and select the preferred device variant for the development kit.