Visible to Intel only — GUID: yhf1636679671118
Ixiasoft
3.5.1. Board Connectivity
If you are performing hardware testing on the selected Intel development kits, generate the design example with the appropriate target development kit selected.
Refer to the instructions in Generating the Design.
Note: Running the hardware test with the design generated as-is is only possible when the F-Tile JESD204C Intel® FPGA IP is configured in duplex data path mode (i.e., with both TX and RX data paths present). Make your own modifications to the design to run the hardware test if generating a simplex data path design.
Port Name | Port Description | Board Component | Component Description |
---|---|---|---|
global_rst_n | Global reset | U3C | Refer to MAX® 10 Device Data Sheet. |
refclk_core | Core PLL reference clock input | U18 | Si5391-A clock generator (OUT0) |
refclk_xcvr | Transceiver reference clock input | U18 | Si5391-A clock generator (OUT0) |
mgmt_clk | Control clock | U19 | Si5391-A clock generator (OUT6) |
tx_serial_data | TX serial data | J7 | FMC+ connector (F-Tile Bank 12C) |
rx_serial_data | RX serial data | J7 | FMC+ connector (F-Tile Bank 12C) |
Related Information