Visible to Intel only — GUID: hbe1709053596373
Ixiasoft
Answers to Top FAQs
1. FPGA Simulation Basics
2. Siemens EDA QuestaSim* Simulator Support
3. Synopsys VCS* and VCS MX Support
4. Aldec Active-HDL and Riviera-PRO Support
5. Cadence Xcelium* Parallel Simulator Support
6. Quartus® Prime Pro Edition User Guide Third-party Simulation Archive
A. Quartus® Prime Pro Edition User Guides
1.1. FPGA Simulation Essential Elements
1.2. Overview of Simulation Tool Flow
1.3. Simulation Tool Flow
1.4. Supported Simulation Flows
1.5. Supported Hardware Description Languages
1.6. Supported Simulation Types
1.7. Supported Simulators
1.8. Post-Fit Simulation Support by FPGA Family
1.9. Automating Simulation with the Run Simulation Feature
1.10. FPGA Simulation Basics Revision History
1.9.2.1. Specifying Required Simulation Settings for Run Simulation (Batch Mode)
1.9.2.2. Optional Simulation Settings for Run Simulation (Batch Mode)
1.9.2.3. Launching Simulation with the Run Simulation Feature
1.9.2.4. Running RTL Simulation using Run Simulation
1.9.2.5. Output Directories and Files for Run Simulation
Visible to Intel only — GUID: hbe1709053596373
Ixiasoft
1.9. Automating Simulation with the Run Simulation Feature
You can use the Run Simulation feature in the Quartus® Prime Pro Edition software to integrate your supported third-party EDA simulator and automate the following steps of the simulation flow:
- Automatic generation of simulator-specific files and setup scripts.
- Automatic compilation of simulation libraries.
- Automatic launch of your simulator after running Quartus® Prime Analysis & Elaboration.
You can use the simulation scripts that Run Simulation generates as a starting point to create more custom simulation scripts that may be required for large or complex FPGA designs.
Note: The current version of the Quartus® Prime Pro Edition software supports the Run Simulation feature for only RTL simulation, not gate-level simulation.