Visible to Intel only — GUID: daf1621977640529
Ixiasoft
Visible to Intel only — GUID: daf1621977640529
Ixiasoft
5.2. Example Designs
Parameter |
Value |
Description |
---|---|---|
Currently Selected Example Design |
PIO using MQDMA Bypass mode AVMM DMA Device-side Packet Loopback Packet Generate/Check |
Select an example design available from the pulldown list. Avalon-ST/Avalon-MM Interface type setting determines available example designs |
Simulation | On/Off | When On, the generated output includes a simulation model. |
Select simulation Root Complex BFM | Intel FPGA BFM Third-party BFM |
Choose the appropriate BFM for simulation. Intel FPGA BFM: Default. This bus functional model (BFM) supports x16 configurations by downtraining to x8. Third-party BFM: Select this If you want to simulate all 16 lanes using a third-party BFM. |
Synthesis | On/Off | When On, the generated output includes a synthesis model. |
Generated HDL format | Verilog/VHDL |
Only Verilog HDL is available in the current release. |
Target Development Kit | None Intel® Stratix® 10 GX H-Tile Production FPGA Development Kit Intel® Stratix® 10 MX H-Tile Production FPGA Development Kit |
Select the appropriate development board.
If you select one of the development boards, system generation overwrites the device you selected with the device on that development board.
Note: If you select None, system generation does not make any pin assignments. You must make the assignments in the .qsf file.
|