1.2.3. Supported Configurations
L | M | F |
---|---|---|
1 | 1 | 2 |
1 | 1 | 3 |
1 | 1 | 4 |
1 | 1 | 8 |
1 | 2 | 3 |
1 | 2 | 4 |
1 | 2 | 8 |
1 | 4 | 8 |
2 | 1 | 1 |
2 | 1 | 2 |
2 | 1 | 3 |
2 | 1 | 4 |
2 | 1 | 8 |
2 | 2 | 2 |
2 | 2 | 3 |
2 | 2 | 4 |
2 | 2 | 8 |
2 | 4 | 3 |
2 | 4 | 4 |
2 | 4 | 8 |
2 | 8 | 8 |
4 | 1 | 1 |
4 | 1 | 2 |
4 | 1 | 3 |
4 | 1 | 4 |
4 | 2 | 1 |
4 | 2 | 2 |
4 | 2 | 3 |
4 | 2 | 4 |
4 | 2 | 8 |
4 | 4 | 2 |
4 | 4 | 3 |
4 | 4 | 4 |
4 | 4 | 8 |
4 | 8 | 3 |
4 | 8 | 4 |
4 | 8 | 8 |
4 | 16 | 8 |
6 | 1 | 1 |
6 | 3 | 1 |
8 | 1 | 1 |
8 | 1 | 2 |
8 | 2 | 1 |
8 | 2 | 2 |
8 | 2 | 3 |
8 | 2 | 4 |
8 | 2 | 8 |
8 | 4 | 1 |
8 | 4 | 2 |
8 | 4 | 3 |
8 | 4 | 4 |
8 | 4 | 8 |
8 | 8 | 2 |
8 | 8 | 3 |
8 | 8 | 4 |
8 | 8 | 8 |
8 | 16 | 3 |
8 | 16 | 4 |
8 | 16 | 8 |
8 | 32 | 8 |
JESD204B IP Parameters | Values |
---|---|
Wrapper Options | Both Base and PHY |
Data Path |
|
JESD204B Subclass | 1 |
Data Rate | Any valid value2 |
Transceiver Tile |
Note: This option is available only when you select an Intel® Stratix® 10 device that has both H-tile and E-tile. Select the transceiver tile you want for your device. If the Intel® Stratix® 10 device you selected has only H-tile or E-tile, the supported tile will be automatically selected. Refer to Table 9 for more information.
|
PCS Option |
|
Bonding Mode |
|
PLL/CDR Reference Clock Frequency | Any valid value |
Enable Bit Reversal and Byte Reversal | Any valid value |
Enable Transceiver Dynamic Reconfiguration | Any valid value |
L |
|
M |
|
Enable manual F configuration |
|
F |
|
N | Integer, range 12 – 16 |
N’ |
|
S | Any valid value |
K | Any valid value |
Enable Scramble (SCR) | Any valid value |
CS | Integer, range 0 – 3 |
CF | 0 |
High Density User Data Format (HD) |
|
Enable Error Code Correction (ECC_EN) | Any valid value |
Enable adaptation load soft IP | Any valid value
Note: Applicable only for Intel® Stratix® 10 E-tile devices.
|
Device Variant | Device Part Number Selected | Transceiver Tile Option | Targeted Development KIt | Device Part Number in the Generated Design Example |
---|---|---|---|---|
Intel® Stratix® 10 TX | Example: 1ST280EY2F55E1VG |
E-tile | Intel® Stratix® 10 TX Signal Integrity development kit |
1ST280EY2F55E1VG |
H-tile | Intel® Stratix® 10 GX FPGA development kit |
1SG280HU1F50E2VG |
||
Example: 1ST040EH1F35E1VG |
E-tile | Intel® Stratix® 10 TX Signal Integrity development kit |
1ST280EY2F55E1VG |
|
Intel® Stratix® 10 MX | Example: 1SM21BEU1F55E1VG |
E-tile | Intel® Stratix® 10 TX Signal Integrity development kit |
1ST280EY2F55E1VG |
H-tile | Intel® Stratix® 10 GX FPGA development kit |
1SG280HU1F50E2VG |
||
Example: 1SM21BHN1F53E1VG |
H-tile | Intel® Stratix® 10 TX Signal Integrity development kit |
1SG280HU1F50E2VG |
|
Intel® Stratix® 10 DX | Example: 1SD280PT1F55E1VG |
E-tile | Intel® Stratix® 10 TX Signal Integrity development kit |
1ST280EY2F55E1VG |
Intel® Stratix® 10 SX | Example: 1SX280HH1F55I1VG |
H-tile | Intel® Stratix® 10 GX FPGA development kit |
1SG280HU1F50E2VG |
Intel® Stratix® 10 GX | Example: 1SG280HH1F55E1VG |
H-tile | Intel® Stratix® 10 GX FPGA development kit |
1SG280HU1F50E2VG |