Visible to Intel only — GUID: ddn1558600004288
Ixiasoft
1. About the Serial Lite IV Intel® FPGA IP User Guide
2. Serial Lite IV Intel® FPGA IP Overview
3. Functional Description
4. Getting Started
5. Parameters
6. Serial Lite IV Intel® FPGA IP Interface Signals
7. Designing with Serial Lite IV Intel® FPGA IP
8. Serial Lite IV Intel® FPGA IP Registers
9. Serial Lite IV Intel® FPGA IP User Guide Archives
10. Document Revision History for the Serial Lite IV Intel® FPGA IP User Guide
Visible to Intel only — GUID: ddn1558600004288
Ixiasoft
2.5. Resource Utilization and Latency
The resources and latency for the Serial Lite IV Intel® FPGA IP were obtained from the Intel® Quartus® Prime Pro Edition software version 21.1.
Variant | Number of Data Lanes | Mode | RS-FEC | ALM | Latency (TX core clock cycle) |
---|---|---|---|---|---|
28 Gbps NRZ | 16 | Basic | Disabled | 16,171 | 80 |
16 | Full | Disabled | 16,724 | 82 | |
16 | Basic | Enabled | 15,383 | 239 | |
16 | Full | Enabled | 15,771 | 240 | |
56 Gbps PAM4 | 8 | Basic | Enabled | 11,197 | 154 |
8 | Full | Enabled | 11,591 | 152 |
Variant | Number of Data Lanes | Mode | RS-FEC | ALM | Latency (TX core clock cycle) |
---|---|---|---|---|---|
28 Gbps NRZ | 16 | Basic | Disabled | 16,480 | 80 |
16 | Full | Disabled | 16,896 | 82 | |
16 | Basic | Enabled | 15,173 | 239 | |
16 | Full | Enabled | 15,534 | 240 | |
56 Gbps PAM4 | 8 | Basic | Enabled | 11,356 | 154 |
8 | Full | Enabled | 11,448 | 152 |