Visible to Intel only — GUID: vdz1655085715720
Ixiasoft
4.3.1. General-Purpose Register File
4.3.2. Arithmetic Logic Unit
4.3.3. Multipy and Divide Units
4.3.4. Floating-Point Unit
4.3.5. Custom Instruction
4.3.6. Reset and Debug Signals
4.3.7. Control and Status Registers
4.3.8. Trap Controller
4.3.9. Memory and I/O Organization
4.3.10. RISC-V based Debug Module
4.3.11. Error Correction Code (ECC)
4.3.12. Branch Prediction
4.3.13. Lockstep Module
Visible to Intel only — GUID: vdz1655085715720
Ixiasoft
3.3.3. Reset and Debug Signals
Interface | Type | Description |
---|---|---|
reset | Reset | A global hardware reset input signal that forces the Nios® V processor to reset immediately. |
dbg_reset_out | Reset | An optional reset output signal which appear after you enable both Enable Debug and Enable Reset from Debug Module parameters.
|
ndm_reset_in | Reset | An optional reset input signal which appear after you enable both Enable Debug and Enable Reset from Debug Module parameters.
|
cpu_resetreq | Conduit | An optional local reset ports which appear after you enable Add Reset Request Interface parameter. The signal consists of an input resetreq signal and an output ack signal that trigger the Nios® V processor to reset without affecting other components in a Nios® V processor system.
|
Figure 5. Nios® V/m Processor Reset Network