Visible to Intel only — GUID: vla1630723973511
Ixiasoft
4.3.1. General-Purpose Register File
4.3.2. Arithmetic Logic Unit
4.3.3. Multipy and Divide Units
4.3.4. Floating-Point Unit
4.3.5. Custom Instruction
4.3.6. Reset and Debug Signals
4.3.7. Control and Status Registers
4.3.8. Trap Controller
4.3.9. Memory and I/O Organization
4.3.10. RISC-V based Debug Module
4.3.11. Error Correction Code (ECC)
4.3.12. Branch Prediction
4.3.13. Lockstep Module
Visible to Intel only — GUID: vla1630723973511
Ixiasoft
3. Nios® V/m Processor
The Nios® V/m processor is a microcontroller core developed by Intel based on the RISC-V instruction set and supports the functional units described in this document.
The Nios® V/m processor supports two distinct configurations:
- Pipelined
- Implements RV32IZicsr instruction set.
- Supports five-stages pipelined datapath.
- Non-pipelined
- Implements RV32IZicsr instruction set.
- Supports non-pipelined datapath.
Section Content
Processor Performance Benchmarks
Processor Pipeline
Processor Architecture
Programming Model
Core Implementation
Related Information