Visible to Intel only — GUID: pzx1657856484079
Ixiasoft
1.1. Directory Structure
1.2. DisplayPort Intel® FPGA IP Design Example Hardware and Software Requirements
1.3. Generating the DisplayPort Intel® FPGA IP Design Example
1.4. Simulating the Design
1.5. Compiling and Testing the DisplayPort Intel® FPGA IP Design
1.6. DisplayPort Intel® FPGA IP Design Example Parameters
2.1. Cyclone® 10 GX DisplayPort SST Parallel Loopback Design Features
2.2. Cyclone® 10 GX DisplayPort MST Parallel Loopback Design Features
2.3. Cyclone® 10 GX DisplayPort SST TX-only or RX-only Design Features
2.4. Enabling Adaptive Sync Support
2.5. Design Components
2.6. Clocking Scheme
2.7. Interface Signals and Parameter
2.8. Hardware Setup
2.9. Simulation Testbench
2.10. DisplayPort Transceiver Reconfiguration Flow
2.11. Transceiver Lane Configurations
Visible to Intel only — GUID: pzx1657856484079
Ixiasoft
2.3.1. Cyclone® 10 GX DisplayPort SST TX-only Design Features
The TX-only design example demonstrates the transmission of a single video stream from DisplayPort Sink to DisplayPort Source.
Figure 10. Cyclone® 10 GX DisplayPort SST TX-only
- To generate this TX-only variant, turn on the DisplayPort source TX SUPPORT DP parameter and turn off the DisplayPort sink RX SUPPORT DP parameter.
- This variant uses the standard VSYNC/HSYNC/DE video interface, while the DisplayPort source’s TX SUPPORT IM ENABLE parameter is turned off.
- For video source, this variant integrates Test Pattern Generator II and Clocked Video Output II to display 1080p60 color bar image.
- The IOPLL drives the video clock at a 300 MHz to CVO II and 37.125 Mhz (4 pixel per clock) to TPG II.
- Before programming SOF file to the development kit, set OUT6 frequency of Si5332 (U64) to 100 MHz in the Clock Control GUI for the tx_vid_pll reference clock. If you already have a clock pin with a 100 MHz frequency, you do not need to configure the clock. Just feed in 100 MHz clock to tx_vid_pll reference clock.