Visible to Intel only — GUID: lsu1528674859422
Ixiasoft
2.2.1.1. Clocks in 4x10GBASE-SR Mode
2.2.1.2. Unified Data Interface in 4x10GBASE-SR Mode
2.2.1.3. PHY Control and Status in 4x10GBASE-SR Mode
2.2.1.4. PR Management in 4x10GBASE-SR Mode
2.2.1.5. Reset Control and Status in 4x10GBASE-SR Mode
2.2.1.6. Initialization in 4x10GBASE-SR Mode
2.2.1.7. Unused 10GbE Channels
3.1.4.1. Receiver CTLE AC Gain sysfs Encodings
3.1.4.2. Receiver VGA sysfs Encodings
3.1.4.3. Receiver CTLE DC Gain sysfs Encodings
3.1.4.4. Transmitter Pre-Emphasis First Post Tap Encodings
3.1.4.5. Transmitter Pre-Emphasis Second Post Tap Encodings
3.1.4.6. Transmitter Pre-Emphasis First Pre Tap Encodings
3.1.4.7. Transmitter Pre-Emphasis Second Pre Tap Encodings
3.1.4.8. Transmitter VOD Encodings
Visible to Intel only — GUID: lsu1528674859422
Ixiasoft
2.3. Verifying Network Port Function
The OPAE SDK does not support verifying network port functionality with the AFU Simulation Environment (ASE).
Intel recommends that you develop a standalone test harness to verify MAC-to-network port functionality with any of the following:
- Intel FPGA MAC/PHY IP
- Third-party IP
- Your proprietary IP
The sample AFU designs use packet generation and monitoring blocks implemented in the AFU to facilitate loopback testing on the network port. The samples also include an OPAE test application with APIs to control testing and readback results on the host.
The following documents provide guidance on using the sample AFU designs as a template for standalone network port testing with your MAC/PHY connection to the hssi interface:
- 40Gbps Ethernet Accelerator Functional Unit (AFU) Design Example User Guide
- 10Gbps Ethernet Accelerator Functional Unit (AFU) Design Example User Guide