Visible to Intel only — GUID: xcz1528674849008
Ixiasoft
2.2.1.1. Clocks in 4x10GBASE-SR Mode
2.2.1.2. Unified Data Interface in 4x10GBASE-SR Mode
2.2.1.3. PHY Control and Status in 4x10GBASE-SR Mode
2.2.1.4. PR Management in 4x10GBASE-SR Mode
2.2.1.5. Reset Control and Status in 4x10GBASE-SR Mode
2.2.1.6. Initialization in 4x10GBASE-SR Mode
2.2.1.7. Unused 10GbE Channels
3.1.4.1. Receiver CTLE AC Gain sysfs Encodings
3.1.4.2. Receiver VGA sysfs Encodings
3.1.4.3. Receiver CTLE DC Gain sysfs Encodings
3.1.4.4. Transmitter Pre-Emphasis First Post Tap Encodings
3.1.4.5. Transmitter Pre-Emphasis Second Post Tap Encodings
3.1.4.6. Transmitter Pre-Emphasis First Pre Tap Encodings
3.1.4.7. Transmitter Pre-Emphasis Second Pre Tap Encodings
3.1.4.8. Transmitter VOD Encodings
Visible to Intel only — GUID: xcz1528674849008
Ixiasoft
2.1.6. Initialization
The initialization handshake controls can optionally be used to sequence readiness between the MAC/PHY IP in the AFU and HSSI PHY mode completion.
hssi Port Name |
Width |
Direction |
Clock Domain |
Description |
---|---|---|---|---|
a2f_init_start |
1 |
Input |
Async |
Signal to indicate AFU ready (optional) |
f2a_init_done |
1 |
Output |
Async |
Signal to indicate HSSI PHY initialization to chosen mode complete (optional) |