Visible to Intel only — GUID: lcr1528674850496
Ixiasoft
2.2.1.1. Clocks in 4x10GBASE-SR Mode
2.2.1.2. Unified Data Interface in 4x10GBASE-SR Mode
2.2.1.3. PHY Control and Status in 4x10GBASE-SR Mode
2.2.1.4. PR Management in 4x10GBASE-SR Mode
2.2.1.5. Reset Control and Status in 4x10GBASE-SR Mode
2.2.1.6. Initialization in 4x10GBASE-SR Mode
2.2.1.7. Unused 10GbE Channels
3.1.4.1. Receiver CTLE AC Gain sysfs Encodings
3.1.4.2. Receiver VGA sysfs Encodings
3.1.4.3. Receiver CTLE DC Gain sysfs Encodings
3.1.4.4. Transmitter Pre-Emphasis First Post Tap Encodings
3.1.4.5. Transmitter Pre-Emphasis Second Post Tap Encodings
3.1.4.6. Transmitter Pre-Emphasis First Pre Tap Encodings
3.1.4.7. Transmitter Pre-Emphasis Second Pre Tap Encodings
3.1.4.8. Transmitter VOD Encodings
Visible to Intel only — GUID: lcr1528674850496
Ixiasoft
2.2.1. 4x10GBASE-SR Mode
In 4x10GBASE-SR mode, the interface between the MAC and HSSI PHY maps to XGMII. The figure below and sections that follow describe how to connect 10GbE MAC IP to the HSSI PHY over the hssi interface.
Figure 3. Connection to HSSI PHY in 4x10GBASE-SR Mode