Visible to Intel only — GUID: jqi1592957309565
Ixiasoft
3.5.2.6.1. Build and Install Netdev Driver
3.5.2.6.2. Enable VFs if SRIOV is Supported
3.5.2.6.3. Configure the Number of Channels Supported on the Device
3.5.2.6.4. Configure the MTU Value
3.5.2.6.5. Configure the Device Communication
3.5.2.6.6. Configure Transmit Queue Selection Mechanism
3.5.2.6.7. Test Procedure by Using Name Space Environment
3.5.2.6.8. PIO Test
Visible to Intel only — GUID: jqi1592957309565
Ixiasoft
1.1. Terms and Acronyms
Term | Definition |
---|---|
PCIe* | Peripheral Component Interconnect Express ( PCI Express* ) |
DMA | Direct Memory Access |
MCDMA | Multi Channel Direct Memory Access |
PIO | Programmed Input/Output |
UIO | User Space Input/Output |
VFIO | Virtual Function Input/Output |
DPDK | Data Plane Development Kit |
H2D | Host-to-Device |
D2H | Device-to-Host |
H2DDM | Host-to-Device Data Mover |
D2HDM | Device-to-Host Data Mover |
QCSR | Queue Control and Status register |
GCSR | General Control and Status Register |
IP | Intellectual Property |
HIP | Hard IP |
PD | Packet Descriptor |
QID | Queue Identification |
TIDX | Queue Tail Index (pointer) |
HIDX | Queue Head Index (pointer) |
TLP | Transaction Layer Packet |
IMMWR | Immediate Write Operation |
MRRS | Maximum Read Request Size |
CvP | Configuration via Protocol |
PBA | Pending Bit Array |
Avalon® -MM | Avalon® Memory-Mapped Interface |
Avalon® -ST | Avalon® Streaming Interface |