Visible to Intel only — GUID: jcj1552273604989
Ixiasoft
Visible to Intel only — GUID: jcj1552273604989
Ixiasoft
3. About the E-Tile CPRI PHY Intel® FPGA IP
The E-Tile CPRI PHY Intel FPGA IP implements the physical layer (layer 1) specification based on the Common Public Radio Interface (CPRI) v7.0 Specification (2015-10-09) in Intel® Stratix® 10 and Intel Agilex® 7 E-tile FPGA production devices. The IP supports up to 23 CPRI channels and the CPRI line rates of 2.4376, 3.0720, 4.9152, 6.1440, 9.8304 Gbps. This IP also supports 10.1376, 12.1651 and 24.33024 Gbps CPRI line rate with and without Reed-Solomon Forward Error Correction (RS-FEC).
Section Content
Supported Features
E-Tile CPRI PHY Intel FPGA IP Overview
E-Tile CPRI PHY Device Family Support
Resource Utilization
Release Information
E-Tile CPRI PHY Intel FPGA IP Core Device Speed Grade Support
Getting Started
Parameter Settings
Functional Description
E-Tile CPRI PHY Intel FPGA IP Interface Signals
Registers
Document Revision History for the E-tile CPRI PHY Intel FPGA IP