Cyclone® V Device Handbook: Volume 1: Device Interfaces and Integration

ID 683375
Date 10/18/2023
Public
Document Table of Contents

5.6.6. Modular I/O Banks for Cyclone® V ST Devices

Table 47.  Modular I/O Banks for Cyclone® V ST Devices
Note: The HPS row and column I/O counts are the number of HPS-specific I/O pins on the device. Each HPS-specific pin may be mapped to several HPS I/Os.
Member Code D5 D6
Package F896 F896
FPGA I/O Bank 3A 32 32
3B 48 48
4A 80 80
5A 32 32
5B 16 16
HPS Row I/O Bank 6A 56 56
6B 44 44
HPS Column I/O Bank 7A 19 19
7B 22 22
7C 12 12
7D 14 14
FPGA I/O Bank 8A 80 80
Total 455 455