Cyclone® V Device Handbook: Volume 1: Device Interfaces and Integration

ID 683375
Date 10/18/2023
Public
Document Table of Contents

6.3.3. DQ/DQS Groups in Cyclone V E

Table 72.  Number of DQ/DQS Groups Per Side in Cyclone V E Devices

This table lists the DQ/DQS groups for the soft memory controller. For the hard memory controller, you can get the DQ/DQS groups from the pin table of the specific device.

Member Code Package Side x8 x16

A2

A4

256-pin FineLine BGA Top 2 0
Left 1 0
Right 2 0
Bottom 3 0
324-pin Ultra FineLine BGA Top 3 0
Left 2 0
Right 2 0
Bottom 4 0
383-pin Micro FineLine BGA Top 4 0
Left 2 0
Right 1 0
Bottom 4 0
484-pin Ultra FineLine BGA Top 5 1
Left 1 0
Right 2 0
Bottom 6 1
484-pin FineLine BGA Top 5 1
Left 1 0
Right 2 0
Bottom 6 1
A5 383-pin Micro FineLine BGA Top 4 0
Right 1 0
Bottom 4 0
484-pin Ultra FineLine BGA Top 5 1
Right 3 0
Bottom 6 1
484-pin FineLine BGA Top 7 2
Right 2 0
Bottom 6 1
A7 484-pin Micro FineLine BGA Top 5 1
Right 4 0
Bottom 6 1
484-pin Ultra FineLine BGA Top 5 1
Right 4 1
Bottom 6 1
484-pin FineLine BGA Top 7 2
Right 2 0
Bottom 6 1
672-pin FineLine BGA Top 7 2
Right 6 0
Bottom 8 2
896-pin FineLine BGA Top 10 3
Right 10 3
Bottom 10 3
A9 484-pin Ultra FineLine BGA Top 5 1
Right 4 0
Bottom 6 1
484-pin FineLine BGA Top 5 1
Right 2 0
Bottom 6 1
672-pin FineLine BGA Top 7 2
Right 6 0
Bottom 8 2
896-pin FineLine BGA Top 10 3
Right 10 3
Bottom 10 3