1.8. R-Tile Avalon® Streaming Intel® FPGA IP for PCI Express IP core v8.0.0
Quartus® Prime Version | Description | Impact |
---|---|---|
22.4 | Added the Link Inspector feature to the Debug Toolkit. | The PCIe link training state machine (LTSSM) can be monitored as part of the debug activities. |
Added the Channel Parameters feature to the Debug Toolkit. | Analog parameters at the lane level within the R-Tile PHY can be monitored as part of the debug activities. | |
Updated IP Parameter Editor with URL links to the R-Tile Avalon Streaming Intel FPGA IP for PCI Express User Guide and the R-Tile Avalon Streaming Intel FPGA IP for PCI Express Design Example User Guide. | Direct access to the latest documentation is available from the Quartus® Prime IP Parameter Editor by accessing the URLs. | |
Added design example support for the new Agilex™ 7 I-Series development kit DK-DEV-AGI027R1BES. | Design example generation can be done directly on the IP Parameter Editor for the new Agilex™ 7 I-Series development kit DK-DEV-AGI027R1BES. |
Note: Please review the latest Knowledge Base Articles applicable to the R-Tile Avalon Streaming Intel FPGA IP for PCI Express at the FPGA Knowledge Base.
Configuration | PCIe IP Support | Timing Support | ||||
---|---|---|---|---|---|---|
EP | RP | BP UP/DN | -1 | -2 | -3 | |
16-channel PIPE Direct | N/A | N/A | N/A | 500 MHz | 500 MHz | N/A |
Gen5 x16 1024-bit | SCTH | SCTH | SCTH | 500 MHz | 500 MHz | N/A |
Gen4 x16 1024-bit | SCTH | SCTH | SCTH | 300 MHz | 300 MHz | 300 MHz |
Gen3 x16 1024-bit | SCTH | SCTH | SCTH | 300 MHz | 300 MHz | 300 MHz |
Gen4 x16 512-bit (*) | SCTH | SCTH | SCTH | 500 MHz | 500 MHz | N/A |
Gen3 x16 512-bit (*) | SCTH | SCTH | SCTH | 500 MHz | 500 MHz | N/A |
Gen5 x8/x8 512-bit | SCTH | SCTH | SCTH | 500 MHz | 500 MHz | N/A |
Gen4 x8/x8 512-bit | SCTH | SCTH | SCTH | 300 MHz | 300 MHz | 300 MHz |
Gen3 x8/x8 512-bit | SCTH | SCTH | SCTH | 300 MHz | 300 MHz | 300 MHz |
Gen4 x8/x8 256-bit (*) | SCTH | SCTH | SCTH | 500 MHz | 500 MHz | N/A |
Gen3 x8/x8 256-bit (*) | SCTH | SCTH | SCTH | 300 MHz | 300 MHz | 300 MHz |
Gen5 x4/x4/x4/x4 256-bit | SCTH | SCTH | SCTH | 500 MHz | 500 MHz | N/A |
Gen4 x4/x4/x4/x4 256-bit | SCTH | SCTH | SCTH | 500 MHz | 500 MHz | N/A |
Gen3 x4/x4/x4/x4 256-bit | SCTH | SCTH | SCTH | 300 MHz | 300 MHz | 300 MHz |
Gen4 x4/x4/x4/x4 128-bit (*) | SCTH | SCTH | SCTH | 500 MHz | 500 MHz | N/A |
Gen3 x4/x4/x4/x4 128-bit (*) | SCTH | SCTH | SCTH | 300 MHz | 300 MHz | 300 MHz |
Note: (*) These configurations are only available in devices with the suffix R2 in their OPN numbers. For additional details on OPN decoding, refer to Agilex™ 7 FPGAs and SoCs Device Overview.