1.9. R-Tile Avalon® Streaming Intel® FPGA IP for PCI Express IP Core v7.0.0
Quartus® Prime Version | Description | Impact |
---|---|---|
22.3 | Enhancements to the Debug Toolkit. | The Debug Toolkit IP Parameter Editor enhancements allow better visibility of the debug information. The option to save debug information to a file is now available. |
SR-IOV design example support. | Added support for the SR-IOV design example generation from the IP Parameter Editor. Refer to the R-Tile Avalon Streaming Intel FPGA IP for PCI Express Design Example User Guide for details. | |
Support for -3 devices. | Added IP support for -3 devices with an Application frequency up to 300 MHz. |
Configuration | PCIe IP Support | Timing Support | ||||
---|---|---|---|---|---|---|
EP | RP | BP UP/DN | -1 | -2 | -3 | |
16-channel PIPE Direct | N/A | N/A | N/A | 500 MHz | 500 MHz | N/A |
Gen5 x16 1024-bit | SCTH | SCTH | SCTH | 500 MHz | 500 MHz | N/A |
Gen4 x16 1024-bit | SCTH | SCTH | SCTH | 300 MHz | 300 MHz | 300 MHz |
Gen3 x16 1024-bit | SCTH | SCTH | SCTH | 300 MHz | 300 MHz | 300 MHz |
Gen4 x16 512-bit (*) | SCTH | SCTH | SCTH | 500 MHz | 500 MHz | N/A |
Gen3 x16 512-bit (*) | SCTH | SCTH | SCTH | 500 MHz | 500 MHz | N/A |
Gen5 x8/x8 512-bit | SCTH | SCTH | SCTH | 500 MHz | 500 MHz | N/A |
Gen4 x8/x8 512-bit | SCTH | SCTH | SCTH | 300 MHz | 300 MHz | 300 MHz |
Gen3 x8/x8 512-bit | SCTH | SCTH | SCTH | 300 MHz | 300 MHz | 300 MHz |
Gen4 x8/x8 256-bit (*) | SCTH | SCTH | SCTH | 500 MHz | 500 MHz | N/A |
Gen3 x8/x8 256-bit (*) | SCTH | SCTH | SCTH | 300 MHz | 300 MHz | 300 MHz |
Gen5 x4/x4/x4/x4 256-bit | SCTH | SCTH | SCTH | 500 MHz | 500 MHz | N/A |
Gen4 x4/x4/x4/x4 256-bit | SCTH | SCTH | SCTH | 500 MHz | 500 MHz | N/A |
Gen3 x4/x4/x4/x4 256-bit | SCTH | SCTH | SCTH | 300 MHz | 300 MHz | 300 MHz |
Gen4 x4/x4/x4/x4 128-bit (*) | SCTH | SCTH | SCTH | 500 MHz | 500 MHz | N/A |
Gen3 x4/x4/x4/x4 128-bit (*) | SCTH | SCTH | SCTH | 300 MHz | 300 MHz | 300 MHz |
Note: (*) These configurations are only available in devices with the suffix R2 in their OPN numbers. For additional details on OPN decoding, refer to Agilex™ 7 FPGAs and SoCs Device Overview.