R-Tile Avalon® Streaming Intel® FPGA IP for PCI Express* IP Core Release Notes

ID 683311
Date 10/07/2024
Public
Document Table of Contents

1.11. R-Tile Avalon® Streaming Intel® FPGA IP for PCI Express IP Core v5.0.0

Table 21.  v5.0.0 2022.03.28
Quartus® Prime Version Description Impact
22.1 Added Agilex™ 7 I-Series support for OPN suffixes R2 and R3. You can now generate and compile Quartus projects targeting the next revision of the Agilex™ 7 I-Series OPNs.
Enabled Port2 in 4x4 configuration.

Port 2 is now enabled in the 4x4 configuration for devices with the suffixes R2 or R3 in their OPN numbers. For additional details on OPN decoding, refer to the Agilex™ 7 FPGAs and SoCs Device Overview.

Added support for more data bus widths and PLD clock frequencies.

Additional data bus widths and clock frequencies are available for the Application logic in Gen4 and Gen3 configurations. For additional details, refer to Table 49 in Avalon Streaming Interface Data and Header Bus Widths per Port.
Added support for VirtIO for Port 2 and Port 3 in a 4x4 configuration. This additional VirtIO support is only available in devices with the suffixes R2 or R3 in their OPN numbers. For additional details on OPN decoding, refer to the Agilex™ 7 FPGAs and SoCs Device Overview.
Table 22.  R-tile Avalon Streaming IP for PCIe Support Matrix for Agilex™ 7 DevicesEP = Endpoint, RP = Root Port, BP = TLP Bypass. Support level keys: S = simulation, C = compilation, T = timing, H = hardware, N/A = configuration not supported.
Configuration PCIe IP Support Timing Support
EP RP BP UP/DN -1 -2 -3
16-channel PIPE Direct N/A N/A N/A 500 MHz 500 MHz N/A
Gen5 x16 1024-bit SCT SCT SCT 500 MHz 500 MHz N/A
Gen4 x16 1024-bit SCT SCT SCT 300 MHz 300 MHz 300 MHz
Gen3 x16 1024-bit SCT SCT SCT 300 MHz 300 MHz 300 MHz
Gen4 x16 512-bit (*) SCT SCT SCT 500 MHz 500 MHz N/A
Gen3 x16 512-bit (*) SCT SCT SCT 500 MHz 500 MHz N/A
Gen5 x8/x8 512-bit SCT SCT SCT 500 MHz 500 MHz N/A
Gen4 x8/x8 512-bit SCT SCT SCT 300 MHz 300 MHz 300 MHz
Gen3 x8/x8 512-bit SCT SCT SCT 300 MHz 300 MHz 300 MHz
Gen4 x8/x8 256-bit (*) SCT SCT SCT 500 MHz 500 MHz N/A
Gen3 x8/x8 256-bit (*) SCT SCT SCT 300 MHz 300 MHz 300 MHz
Gen5 x4/x4/x4/x4 256-bit SCT SCT SCT 500 MHz 500 MHz N/A
Gen4 x4/x4/x4/x4 256-bit SCT SCT SCT 500 MHz 500 MHz N/A
Gen3 x4/x4/x4/x4 256-bit SCT SCT SCT 300 MHz 300 MHz 300 MHz
Gen4 x4/x4/x4/x4 128-bit (*) SCT SCT SCT 500 MHz 500 MHz N/A
Gen3 x4/x4/x4/x4 128-bit (*) SCT SCT SCT 300 MHz 300 MHz 300 MHz
Note: (*) These configurations are only available in devices with the suffix R2 in their OPN numbers. For additional details on OPN decoding, refer to Agilex™ 7 FPGAs and SoCs Device Overview.