Visible to Intel only — GUID: ftz1535638900249
Ixiasoft
1. 25G Ethernet Intel® FPGA IP Quick Start Guide
2. 10G/25G Ethernet Single-Channel Design Example for Stratix® 10 Devices
3. 25G Ethernet Single-Channel Design Example for Stratix® 10 Devices
4. 25G Ethernet Multi-Channel Design Example for Intel Stratix 10 Devices
5. 25G Ethernet Intel® FPGA IP Design Example References
6. 25G Ethernet Stratix® 10 Intel® FPGA IP Design Example User Guide Archives
7. Document Revision History for the 25G Ethernet Stratix® 10 Intel® FPGA IP Design Example User Guide
1.1. Directory Structure
1.2. Generating the Design Example
1.3. Simulating the 25G Ethernet Intel® FPGA IP Design Example Testbench
1.4. Compiling and Configuring the Design Example in Hardware
1.5. Changing Target Device in Hardware Design Example
1.6. Testing the 25G Ethernet Intel® FPGA IP Design in Hardware
Visible to Intel only — GUID: ftz1535638900249
Ixiasoft
2.4.1. Testbench
Figure 10. Block Diagram of the 10G/25G Ethernet Single-Channel Design Example Simulation Testbench
Component | Description |
---|---|
Device under test (DUT) | The 25G Ethernet Intel® FPGA IP core. |
Reconfiguration Sequencer | Reconfigures the transceiver channel speed from 10 Gbps to 25 Gbps, and vice versa. |
Ethernet Packet Generator and Packet Monitor |
|
ATX PLL | Generates a TX serial clock for the Stratix® 10 10G/25G transceiver which is wrapped in the 25G Ethernet Intel® FPGA IP core. |
Note: For the 10G/25G Ethernet single-channel design example with IEEE 1588v2 feature simulation testbench, refer to Functional Description.