Visible to Intel only — GUID: hco1421847886019
Ixiasoft
1.2. CIC Intel® FPGA IP Features
- Interpolation and decimation filters with:
-
- 2 to 32,000 variable rate change factors
- 1 to 12 stages
- one or two differential delays
- Single clock domain with a number of interfaces and a maximum of 1,024 channels.
- Data storage options with optional pipelined integrators.
- 1 to 32 bits input data width and 1 to full resolution data width output data width).
- Truncation, convergent rounding, rounding up, or saturation output rounding modes and Hogenauer pruning support.
- Multiple integrator pipeline stages to optimize speed.
- Compensation filter coefficients generation.