Visible to Intel only — GUID: mwh1410471070343
Ixiasoft
1.1.2.1. Specify Instance-Specific Constraints in Assignment Editor
1.1.2.2. Specify NoC Constraints in NoC Assignment Editor
1.1.2.3. Specify Dual Simplex Assignments in DS Assignment Editor
1.1.2.4. Specify I/O Constraints in Pin Planner
1.1.2.5. Plan Interface Constraints in Interface Planner and Tile Interface Planner
1.1.2.6. Adjust Constraints with the Chip Planner
1.1.2.7. Constraining Designs with the Design Partition Planner
3.2.1. Assigning to Exclusive Pin Groups
3.2.2. Assigning Slew Rate and Drive Strength
3.2.3. Assigning I/O Banks
3.2.4. Changing Pin Planner Highlight Colors
3.2.5. Showing I/O Lanes
3.2.6. Assigning Differential Pins
3.2.7. Entering Pin Assignments with Tcl Commands
3.2.8. Entering Pin Assignments in HDL Code
Visible to Intel only — GUID: mwh1410471070343
Ixiasoft
3.8. Managing Device I/O Pins Revision History
The following table shows the revision history for this chapter:
Document Version | Quartus® Prime Version | Changes |
---|---|---|
2024.04.01 | 24.1 |
|
2023.12.04 | 23.4 |
|
2023.10.02 | 23.3 |
|
2022.04.27 | 22.1 | Made a minor fix. |
2020.11.04 | 19.3 | Removed references to obsolete FPGA Xchange file (.fx) support from "Integrating PCB Design Tools" and "Importing and Exporting I/O Pin Assignments" topics. |
2018.05.07 | 18.0 |
|
2017.11.06 | 17.1 |
|
2017.05.08 | 17.0 |
|
2016.10.31 | 16.1 |
|
2015.11.02 | 15.1 |
|
2014.12.15 | 14.1 |
|
2014.08.30 | 14.0a10 |
|
2014.06.30 | 14.0 |
|
November 2013 | 13.1 |
|
May 2013 | 13.0 |
|
November 2012 | 12.1 |
|
June 2012 | 12.0.0 |
|
November 2011 | 11.1 |
|
December 2010 | 10.0 | Template update |
July 2010 | 10.0 |
|
November 2009 | 9.1 |
|
March 2009 | 9.0 |
|