Visible to Intel only — GUID: kcf1632779272511
Ixiasoft
1. Acronyms
2. Introduction
3. IP Architecture and Functional Description
4. Advanced Features
5. Interfaces
6. Parameters
7. Testbench
8. Troubleshooting/Debugging
9. F-Tile Avalon Streaming Intel FPGA IP for PCI Express User Guide Archives
10. Revision History for the F-Tile Avalon Streaming Intel FPGA IP for PCI Express User Guide
A. Configuration Space Registers
B. Implementation of Address Translation Services (ATS) in Endpoint Mode
C. Packets Forwarded to the User Application in TLP Bypass Mode
D. Root Port Enumeration
E. Bifurcated Endpoint Support for Independent Resets
3.1. Architecture
3.2. Functional Description
3.3. Avalon-ST TX/RX
3.4. Interrupts
3.5. Completion Timeout
3.6. Hot Plug
3.7. Power Management
3.8. Configuration Output Interface (COI)
3.9. Configuration Intercept Interface (EP Only)
3.10. Hard IP Reconfiguration Interface
3.11. PHY Reconfiguration Interface
3.12. Page Request Service (PRS) (EP Only)
5.1. Overview
5.2. Clocks and Resets
5.3. Serial Data Interface
5.4. Avalon-ST Interface
5.5. Interrupt Interface
5.6. Hard IP Status Interface
5.7. Error Interface
5.8. 10-bit Tag Support Interface
5.9. Completion Timeout Interface
5.10. Power Management Interface
5.11. Hot Plug Interface (RP Only)
5.12. Configuration Output Interface
5.13. Configuration Intercept Interface (EP Only)
5.14. Hard IP Reconfiguration Interface
5.15. PHY Reconfiguration Interface
5.16. Page Request Service (PRS) Interface (EP Only)
5.17. FLR Interface Signals
5.18. PTM Interface Signals
5.19. VF Error Flag Interface Signals
5.20. VirtIO PCI Configuration Access Interface Signals
6.2.3.1. Device Capabilities
6.2.3.2. Link Capabilities
6.2.3.3. Legacy Interrupt Pin Register
6.2.3.4. MSI Capabilities
6.2.3.5. MSI-X Capabilities
6.2.3.6. Slot Capabilities
6.2.3.7. Latency Tolerance Reporting (LTR)
6.2.3.8. Process Address Space ID (PASID)
6.2.3.9. Device Serial Number Capability
6.2.3.10. Page Request Service (PRS)
6.2.3.11. Access Control Service (ACS) Capabilities
6.2.3.12. Power Management
6.2.3.13. Vendor Specific Extended Capability (VSEC) Registers
6.2.3.14. Precision Time Measurement (PTM)
6.2.3.15. Address Translation Services (ATS)
6.2.3.16. TLP Processing Hints (TPH)
6.2.3.17. VirtIO Parameters
6.2.3.18. Receiver Detection
7.6.1. ebfm_barwr Procedure
7.6.2. ebfm_barwr_imm Procedure
7.6.3. ebfm_barrd_wait Procedure
7.6.4. ebfm_barrd_nowt Procedure
7.6.5. ebfm_cfgwr_imm_wait Procedure
7.6.6. ebfm_cfgwr_imm_nowt Procedure
7.6.7. ebfm_cfgrd_wait Procedure
7.6.8. ebfm_cfgrd_nowt Procedure
7.6.9. BFM Configuration Procedures
7.6.10. BFM Shared Memory Access Procedures
7.6.11. BFM Log and Message Procedures
7.6.12. Verilog HDL Formatting Functions
A.3.1. Intel-Defined VSEC Capability Header (Offset 00h)
A.3.2. Intel-Defined Vendor Specific Header (Offset 04h)
A.3.3. Intel Marker (Offset 08h)
A.3.4. JTAG Silicon ID (Offset 0x0C - 0x18)
A.3.5. User Configurable Device and Board ID (Offset 0x1C - 0x1D)
A.3.6. General Purpose Control and Status Register (Offset 0x30)
A.3.7. Uncorrectable Internal Error Status Register (Offset 0x34)
A.3.8. Uncorrectable Internal Error Mask Register (Offset 0x38)
A.3.9. Correctable Internal Error Status Register (Offset 0x3C)
A.3.10. Correctable Internal Error Mask Register (Offset 0x40)
Visible to Intel only — GUID: kcf1632779272511
Ixiasoft
8.1.1.3.2. Enable and Read LCRC and ECRC Error Count
Offset | Bit Position | Register | ||
---|---|---|---|---|
Offset x16 (Port 0) | Offset x8 (Port 1) | Offset x4 (Ports 2, 3) | ||
0x00119 | 0x00119 | 0x00119 | [0] | Enable CRC Check |
0x0033C | 0x00304 | 0x002B0 | [1:0] | Event counter clear Set to 2’b01 to clear error counter defined in registers 0x0033F and 0x0033E Set to 2’b11 to clear all error counters |
[4:2] | Event counter enable Set to 3‘b111 |
|||
0x0033D | 0x00305 | 0x002B1 | [7:0] | Event counter lane select Set to x00 |
0x0033E | 0x00306 | 0x002B2 | [7:0] | Event number For LCRC error count, set to 0x01 For ECRC error count, set to 0x02 |
0x0033F | 0x00307 | 0x002B3 | [7:0] | Group number For LCRC error count, set to 0x02 For ECRC error count, set to 0x03 |
000x340 | 0x00308 | 0x002B4 | [7:0] | Error counter data bit [7:0] |
0x00341 | 0x00309 | 0x002B5 | [7:0] | Error counter data bit [15:8] |
0x00342 | 0x0030A | 0x002B6 | [7:0] | Error counter data bit [23:16] |
0x00343 | 0x0030B | 0x002B7 | [7:0] | Error counter data bit [31:24] |
Follow the steps below to access registers in above table using the Hard IP reconfiguration interface
- Enable the Hard IP reconfiguration interface (User Avalon-MM interface) using the IP Parameter Editor.
- Enable CRC check by performing a read-modify-write to the address p#_hip_reconfig_address[20:0] with write data on p#_hip_reconfig_writedata[7:0].
- Set the group number by performing a read-modify-write to the address p#_hip_reconfig_address[20:0] with write data on p#_hip_reconfig_writedata[7:0].
- Set the event number by performing a read-modify-write to the address p#_hip_reconfig_address[20:0] with write data on p#_hip_reconfig_writedata[7:0].
- Set the event counter lane select by performing a read-modify-write to the address p#_hip_reconfig_address[20:0] with write data on p#_hip_reconfig_writedata[7:0].
- Set event counter enable by performing a read-modify-write to the address p#_hip_reconfig_address[20:0] with write data on p#_hip_reconfig_writedata[7:0].
- Read the error count data by a read operation from the address hip_reconfig_address[20:0].
Example: To read the LCRC error count of x16 Port 0 using the registers
- Enable the Hard IP reconfiguration interface (User Avalon-MM interface) using the IP Parameter Editor.
- Perform read-modify-write to address 0x00119 to enable CRC check.
- p0_hip_reconfig_write = 1’b1
- p0_hip_reconfig_address[20:0] = 0x00119
- p0_hip_reconfig_writedata[7:0] = 8'h01
- Perform read-modify-write to address 0x00033F to set Group number.
- p0_hip_reconfig_write = 1’b1
- p0_hip_reconfig_address[20:0] = 0x0033F
- p0_hip_reconfig_writedata[7:0] = 8'h02
- Perform read-modify-write to address 0x00033E to set Event number.
- p0_hip_reconfig_write = 1’b1
- p0_hip_reconfig_address[20:0] = 0x0033E
- p0_hip_reconfig_writedata[7:0] = 8'h01
- Perform read-modify-write to address 0x00033D to set Event counter lane select.
- p0_hip_reconfig_write = 1’b1
- p0_hip_reconfig_address[20:0] = 0x0033D
- p0_hip_reconfig_writedata[7:0] = 8'h00
- Perform read-modify-write to address 0x00033C to set enable event counter.
- p0_hip_reconfig_write = 1’b1
- p0_hip_reconfig_address[20:0] = 0x0033C
- p0_hip_reconfig_writedata[7:0] = 8'h1C
- Read the error counter data by performing a read operation from registers 0x340, 0x341, 0x342, and 0x343.