Visible to Intel only — GUID: kyg1632322821999
Ixiasoft
Visible to Intel only — GUID: kyg1632322821999
Ixiasoft
26.11. Example Design with On-Chip Memory II
This section demonstrates adding a 4 KByte on-chip RAM II to the example design. This memory uses a single agent interface with a read latency of one cycle.
For demonstration purposes, the figure below shows the result of generating the Platform Designer system at this stage. In a normal design flow, you generate the system only after adding all system components.
Because the on-chip memory II is contained entirely within the Platform Designer system, Platform Designer memory_system has no I/O signals associated with onchip_ram. Therefore, you do not need to make any Quartus® Prime project connections or assignments for the on-chip RAM II, and there are no board-level considerations.