Visible to Intel only — GUID: iga1443129820999
Ixiasoft
Visible to Intel only — GUID: iga1443129820999
Ixiasoft
31.7.1.4.1. Register Map
Name | Address Offset | Description |
---|---|---|
Control | 0x0 | Specifies the Prefetcher core behavior such as when to start the core. |
Next Descriptor Pointer Low | 0x1 | Contains the address [31:0] of the next descriptor to process. Software sets this register to the address of the first descriptor as part of the system initialization sequence. If descriptor polling is enabled, this register is also updated by hardware to store the latest next descriptor address. The latest next descriptor address is used by the Prefetcher core to perform descriptor polling. |
Next Descriptor Pointer High | 0x2 | Contains the address [63:32] of the next descriptor to process. Software set this register to the address of the first descriptor as part of the system initialization sequence. This field is used only when higher than 32-bit addressing is used when mSGDMA’s extended feature is enabled. If descriptor polling is enabled, this register is also updated by hardware to store the latest next descriptor address. The latest next descriptor address is used by the Prefetcher core to perform descriptor polling. |
Descriptor Polling Frequency | 0x3 | Descriptor Polling Frequency |
Status | 0x4 | Status Register |