Visible to Intel only — GUID: lro1402374256590
Ixiasoft
Visible to Intel only — GUID: lro1402374256590
Ixiasoft
49.4. Intel FPGA GMII to RGMII Converter Core Interface
Interface Name: peri_clock Description: Peripheral clock interface. |
|||
---|---|---|---|
Signal | Width | Direction | Description |
clk | 1 | Input | Peripheral clock source. |
Interface Name: peri_reset Description: Peripheral reset interface. |
|||
---|---|---|---|
Signal | Width | Direction | Description |
rst_n | 1 | Input | Active low peripheral asynchronous reset source. This signal is asynchronously asserted and synchronously de-asserted. The synchronous de-assertion must be provided external to this core. |
Interface Name: pll_25m_clock Description: 25MHz clock from FPGA PLL output. |
|||
---|---|---|---|
Signal | Width | Direction | Description |
pll_25m_clk | 1 | Input | 25MHz input clock from FPGA PLL. |
Interface Name: pll_2_5m_clock Description: 2.5MHz clock from FPGA PLL output. |
|||
---|---|---|---|
Signal | Width | Direction | Description |
pll_2_5m_clk | 1 | Input | 2.5MHz input clock from FPGA PLL. |
Interface Name: hps_gmii Description: GMII/MII interface facing Intel FPGA HPS Emac Interface Splitter Core |
|||
---|---|---|---|
Signal | Width | Direction | Description |
mac_tx_clk_o | 1 | Input | GMII/MII transmit clock from HPS |
mac_tx_clk_i | 1 | Output | GMII/MII transmit clock to HPS |
mac_rx_clk | 1 | Output | GMII/MII receive clock to HPS |
mac_rst_tx_n | 1 | Input | GMII/MII transmit reset source from HPS. Active low reset |
mac_rst_rx_n | 1 | Input | GMII/MII receive reset source from HPS. Active low reset |
mac_txd | 8 | Input | GMII/MII transmit data from HPS |
mac_txen | 1 | Input | GMII/MII transmit enable from HPS |
mac_txer | 1 | Input | GMII/MII transmit error from HPS |
mac_rxdv | 1 | Output | GMII/MII receive data valid to HPS |
mac_rxer | 1 | Output | GMII/MII receive data error to HPS |
mac_rxd | 8 | Output | GMII/MII receive data to HPS |
mac_col | 1 | Output | GMII/MII collision detect to HPS |
mac_crs | 1 | Output | GMII/MII carrier sense to HPS |
mac_speed | 2 | Input | MAC speed indication from HPS |
Interface Name: phy_rgmii Description: RGMII interface facing PHY device. |
|||
---|---|---|---|
Signal | Width | Direction | Description |
rgmii_tx_clk | 1 | Output | RGMII transmit clock to PHY |
rgmii_rx_clk | 1 | In | RGMII receive clock from PHY |
rgmii_txd | 4 | Output | RGMII transmit data to PHY |
rgmii_tx_ctl | 1 | Output | RGMII transmit control to PHY |
rgmii_rxd | 4 | Input | RGMII receive data from PHY |
rgmii_rx_ctl | 1 | Input | RGMII receive control from PHY |