Visible to Intel only — GUID: iga1405459478703
Ixiasoft
Visible to Intel only — GUID: iga1405459478703
Ixiasoft
11.1. Core Overview
The UART core with Avalon® interface implements a method to communicate serial character streams between an embedded system on an Intel FPGA and an external device. The core implements the RS-232 protocol timing, and provides adjustable baud rate, parity, stop, and data bits. The feature set is configurable, allowing designers to implement just the necessary functionality for a given system.
The core provides an Avalon® Memory-Mapped ( Avalon® -MM) agent interface that allows Avalon® -MM host peripherals (such as a Nios® II and Nios® V processors) to communicate with the core simply by reading and writing control and data registers.